xref: /linux/drivers/usb/host/xhci-hub.c (revision a460513ed4b6994bfeb7bd86f72853140bc1ac12)
1 // SPDX-License-Identifier: GPL-2.0
2 /*
3  * xHCI host controller driver
4  *
5  * Copyright (C) 2008 Intel Corp.
6  *
7  * Author: Sarah Sharp
8  * Some code borrowed from the Linux EHCI driver.
9  */
10 
11 
12 #include <linux/slab.h>
13 #include <asm/unaligned.h>
14 
15 #include "xhci.h"
16 #include "xhci-trace.h"
17 
18 #define	PORT_WAKE_BITS	(PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)
19 #define	PORT_RWC_BITS	(PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
20 			 PORT_RC | PORT_PLC | PORT_PE)
21 
22 /* USB 3 BOS descriptor and a capability descriptors, combined.
23  * Fields will be adjusted and added later in xhci_create_usb3_bos_desc()
24  */
25 static u8 usb_bos_descriptor [] = {
26 	USB_DT_BOS_SIZE,		/*  __u8 bLength, 5 bytes */
27 	USB_DT_BOS,			/*  __u8 bDescriptorType */
28 	0x0F, 0x00,			/*  __le16 wTotalLength, 15 bytes */
29 	0x1,				/*  __u8 bNumDeviceCaps */
30 	/* First device capability, SuperSpeed */
31 	USB_DT_USB_SS_CAP_SIZE,		/*  __u8 bLength, 10 bytes */
32 	USB_DT_DEVICE_CAPABILITY,	/* Device Capability */
33 	USB_SS_CAP_TYPE,		/* bDevCapabilityType, SUPERSPEED_USB */
34 	0x00,				/* bmAttributes, LTM off by default */
35 	USB_5GBPS_OPERATION, 0x00,	/* wSpeedsSupported, 5Gbps only */
36 	0x03,				/* bFunctionalitySupport,
37 					   USB 3.0 speed only */
38 	0x00,				/* bU1DevExitLat, set later. */
39 	0x00, 0x00,			/* __le16 bU2DevExitLat, set later. */
40 	/* Second device capability, SuperSpeedPlus */
41 	0x1c,				/* bLength 28, will be adjusted later */
42 	USB_DT_DEVICE_CAPABILITY,	/* Device Capability */
43 	USB_SSP_CAP_TYPE,		/* bDevCapabilityType SUPERSPEED_PLUS */
44 	0x00,				/* bReserved 0 */
45 	0x23, 0x00, 0x00, 0x00,		/* bmAttributes, SSAC=3 SSIC=1 */
46 	0x01, 0x00,			/* wFunctionalitySupport */
47 	0x00, 0x00,			/* wReserved 0 */
48 	/* Default Sublink Speed Attributes, overwrite if custom PSI exists */
49 	0x34, 0x00, 0x05, 0x00,		/* 5Gbps, symmetric, rx, ID = 4 */
50 	0xb4, 0x00, 0x05, 0x00,		/* 5Gbps, symmetric, tx, ID = 4 */
51 	0x35, 0x40, 0x0a, 0x00,		/* 10Gbps, SSP, symmetric, rx, ID = 5 */
52 	0xb5, 0x40, 0x0a, 0x00,		/* 10Gbps, SSP, symmetric, tx, ID = 5 */
53 };
54 
55 static int xhci_create_usb3_bos_desc(struct xhci_hcd *xhci, char *buf,
56 				     u16 wLength)
57 {
58 	struct xhci_port_cap *port_cap = NULL;
59 	int i, ssa_count;
60 	u32 temp;
61 	u16 desc_size, ssp_cap_size, ssa_size = 0;
62 	bool usb3_1 = false;
63 
64 	desc_size = USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE;
65 	ssp_cap_size = sizeof(usb_bos_descriptor) - desc_size;
66 
67 	/* does xhci support USB 3.1 Enhanced SuperSpeed */
68 	for (i = 0; i < xhci->num_port_caps; i++) {
69 		if (xhci->port_caps[i].maj_rev == 0x03 &&
70 		    xhci->port_caps[i].min_rev >= 0x01) {
71 			usb3_1 = true;
72 			port_cap = &xhci->port_caps[i];
73 			break;
74 		}
75 	}
76 
77 	if (usb3_1) {
78 		/* does xhci provide a PSI table for SSA speed attributes? */
79 		if (port_cap->psi_count) {
80 			/* two SSA entries for each unique PSI ID, RX and TX */
81 			ssa_count = port_cap->psi_uid_count * 2;
82 			ssa_size = ssa_count * sizeof(u32);
83 			ssp_cap_size -= 16; /* skip copying the default SSA */
84 		}
85 		desc_size += ssp_cap_size;
86 	}
87 	memcpy(buf, &usb_bos_descriptor, min(desc_size, wLength));
88 
89 	if (usb3_1) {
90 		/* modify bos descriptor bNumDeviceCaps and wTotalLength */
91 		buf[4] += 1;
92 		put_unaligned_le16(desc_size + ssa_size, &buf[2]);
93 	}
94 
95 	if (wLength < USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE)
96 		return wLength;
97 
98 	/* Indicate whether the host has LTM support. */
99 	temp = readl(&xhci->cap_regs->hcc_params);
100 	if (HCC_LTC(temp))
101 		buf[8] |= USB_LTM_SUPPORT;
102 
103 	/* Set the U1 and U2 exit latencies. */
104 	if ((xhci->quirks & XHCI_LPM_SUPPORT)) {
105 		temp = readl(&xhci->cap_regs->hcs_params3);
106 		buf[12] = HCS_U1_LATENCY(temp);
107 		put_unaligned_le16(HCS_U2_LATENCY(temp), &buf[13]);
108 	}
109 
110 	/* If PSI table exists, add the custom speed attributes from it */
111 	if (usb3_1 && port_cap->psi_count) {
112 		u32 ssp_cap_base, bm_attrib, psi, psi_mant, psi_exp;
113 		int offset;
114 
115 		ssp_cap_base = USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE;
116 
117 		if (wLength < desc_size)
118 			return wLength;
119 		buf[ssp_cap_base] = ssp_cap_size + ssa_size;
120 
121 		/* attribute count SSAC bits 4:0 and ID count SSIC bits 8:5 */
122 		bm_attrib = (ssa_count - 1) & 0x1f;
123 		bm_attrib |= (port_cap->psi_uid_count - 1) << 5;
124 		put_unaligned_le32(bm_attrib, &buf[ssp_cap_base + 4]);
125 
126 		if (wLength < desc_size + ssa_size)
127 			return wLength;
128 		/*
129 		 * Create the Sublink Speed Attributes (SSA) array.
130 		 * The xhci PSI field and USB 3.1 SSA fields are very similar,
131 		 * but link type bits 7:6 differ for values 01b and 10b.
132 		 * xhci has also only one PSI entry for a symmetric link when
133 		 * USB 3.1 requires two SSA entries (RX and TX) for every link
134 		 */
135 		offset = desc_size;
136 		for (i = 0; i < port_cap->psi_count; i++) {
137 			psi = port_cap->psi[i];
138 			psi &= ~USB_SSP_SUBLINK_SPEED_RSVD;
139 			psi_exp = XHCI_EXT_PORT_PSIE(psi);
140 			psi_mant = XHCI_EXT_PORT_PSIM(psi);
141 
142 			/* Shift to Gbps and set SSP Link BIT(14) if 10Gpbs */
143 			for (; psi_exp < 3; psi_exp++)
144 				psi_mant /= 1000;
145 			if (psi_mant >= 10)
146 				psi |= BIT(14);
147 
148 			if ((psi & PLT_MASK) == PLT_SYM) {
149 			/* Symmetric, create SSA RX and TX from one PSI entry */
150 				put_unaligned_le32(psi, &buf[offset]);
151 				psi |= 1 << 7;  /* turn entry to TX */
152 				offset += 4;
153 				if (offset >= desc_size + ssa_size)
154 					return desc_size + ssa_size;
155 			} else if ((psi & PLT_MASK) == PLT_ASYM_RX) {
156 				/* Asymetric RX, flip bits 7:6 for SSA */
157 				psi ^= PLT_MASK;
158 			}
159 			put_unaligned_le32(psi, &buf[offset]);
160 			offset += 4;
161 			if (offset >= desc_size + ssa_size)
162 				return desc_size + ssa_size;
163 		}
164 	}
165 	/* ssa_size is 0 for other than usb 3.1 hosts */
166 	return desc_size + ssa_size;
167 }
168 
169 static void xhci_common_hub_descriptor(struct xhci_hcd *xhci,
170 		struct usb_hub_descriptor *desc, int ports)
171 {
172 	u16 temp;
173 
174 	desc->bPwrOn2PwrGood = 10;	/* xhci section 5.4.9 says 20ms max */
175 	desc->bHubContrCurrent = 0;
176 
177 	desc->bNbrPorts = ports;
178 	temp = 0;
179 	/* Bits 1:0 - support per-port power switching, or power always on */
180 	if (HCC_PPC(xhci->hcc_params))
181 		temp |= HUB_CHAR_INDV_PORT_LPSM;
182 	else
183 		temp |= HUB_CHAR_NO_LPSM;
184 	/* Bit  2 - root hubs are not part of a compound device */
185 	/* Bits 4:3 - individual port over current protection */
186 	temp |= HUB_CHAR_INDV_PORT_OCPM;
187 	/* Bits 6:5 - no TTs in root ports */
188 	/* Bit  7 - no port indicators */
189 	desc->wHubCharacteristics = cpu_to_le16(temp);
190 }
191 
192 /* Fill in the USB 2.0 roothub descriptor */
193 static void xhci_usb2_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
194 		struct usb_hub_descriptor *desc)
195 {
196 	int ports;
197 	u16 temp;
198 	__u8 port_removable[(USB_MAXCHILDREN + 1 + 7) / 8];
199 	u32 portsc;
200 	unsigned int i;
201 	struct xhci_hub *rhub;
202 
203 	rhub = &xhci->usb2_rhub;
204 	ports = rhub->num_ports;
205 	xhci_common_hub_descriptor(xhci, desc, ports);
206 	desc->bDescriptorType = USB_DT_HUB;
207 	temp = 1 + (ports / 8);
208 	desc->bDescLength = USB_DT_HUB_NONVAR_SIZE + 2 * temp;
209 
210 	/* The Device Removable bits are reported on a byte granularity.
211 	 * If the port doesn't exist within that byte, the bit is set to 0.
212 	 */
213 	memset(port_removable, 0, sizeof(port_removable));
214 	for (i = 0; i < ports; i++) {
215 		portsc = readl(rhub->ports[i]->addr);
216 		/* If a device is removable, PORTSC reports a 0, same as in the
217 		 * hub descriptor DeviceRemovable bits.
218 		 */
219 		if (portsc & PORT_DEV_REMOVE)
220 			/* This math is hairy because bit 0 of DeviceRemovable
221 			 * is reserved, and bit 1 is for port 1, etc.
222 			 */
223 			port_removable[(i + 1) / 8] |= 1 << ((i + 1) % 8);
224 	}
225 
226 	/* ch11.h defines a hub descriptor that has room for USB_MAXCHILDREN
227 	 * ports on it.  The USB 2.0 specification says that there are two
228 	 * variable length fields at the end of the hub descriptor:
229 	 * DeviceRemovable and PortPwrCtrlMask.  But since we can have less than
230 	 * USB_MAXCHILDREN ports, we may need to use the DeviceRemovable array
231 	 * to set PortPwrCtrlMask bits.  PortPwrCtrlMask must always be set to
232 	 * 0xFF, so we initialize the both arrays (DeviceRemovable and
233 	 * PortPwrCtrlMask) to 0xFF.  Then we set the DeviceRemovable for each
234 	 * set of ports that actually exist.
235 	 */
236 	memset(desc->u.hs.DeviceRemovable, 0xff,
237 			sizeof(desc->u.hs.DeviceRemovable));
238 	memset(desc->u.hs.PortPwrCtrlMask, 0xff,
239 			sizeof(desc->u.hs.PortPwrCtrlMask));
240 
241 	for (i = 0; i < (ports + 1 + 7) / 8; i++)
242 		memset(&desc->u.hs.DeviceRemovable[i], port_removable[i],
243 				sizeof(__u8));
244 }
245 
246 /* Fill in the USB 3.0 roothub descriptor */
247 static void xhci_usb3_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
248 		struct usb_hub_descriptor *desc)
249 {
250 	int ports;
251 	u16 port_removable;
252 	u32 portsc;
253 	unsigned int i;
254 	struct xhci_hub *rhub;
255 
256 	rhub = &xhci->usb3_rhub;
257 	ports = rhub->num_ports;
258 	xhci_common_hub_descriptor(xhci, desc, ports);
259 	desc->bDescriptorType = USB_DT_SS_HUB;
260 	desc->bDescLength = USB_DT_SS_HUB_SIZE;
261 
262 	/* header decode latency should be zero for roothubs,
263 	 * see section 4.23.5.2.
264 	 */
265 	desc->u.ss.bHubHdrDecLat = 0;
266 	desc->u.ss.wHubDelay = 0;
267 
268 	port_removable = 0;
269 	/* bit 0 is reserved, bit 1 is for port 1, etc. */
270 	for (i = 0; i < ports; i++) {
271 		portsc = readl(rhub->ports[i]->addr);
272 		if (portsc & PORT_DEV_REMOVE)
273 			port_removable |= 1 << (i + 1);
274 	}
275 
276 	desc->u.ss.DeviceRemovable = cpu_to_le16(port_removable);
277 }
278 
279 static void xhci_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
280 		struct usb_hub_descriptor *desc)
281 {
282 
283 	if (hcd->speed >= HCD_USB3)
284 		xhci_usb3_hub_descriptor(hcd, xhci, desc);
285 	else
286 		xhci_usb2_hub_descriptor(hcd, xhci, desc);
287 
288 }
289 
290 static unsigned int xhci_port_speed(unsigned int port_status)
291 {
292 	if (DEV_LOWSPEED(port_status))
293 		return USB_PORT_STAT_LOW_SPEED;
294 	if (DEV_HIGHSPEED(port_status))
295 		return USB_PORT_STAT_HIGH_SPEED;
296 	/*
297 	 * FIXME: Yes, we should check for full speed, but the core uses that as
298 	 * a default in portspeed() in usb/core/hub.c (which is the only place
299 	 * USB_PORT_STAT_*_SPEED is used).
300 	 */
301 	return 0;
302 }
303 
304 /*
305  * These bits are Read Only (RO) and should be saved and written to the
306  * registers: 0, 3, 10:13, 30
307  * connect status, over-current status, port speed, and device removable.
308  * connect status and port speed are also sticky - meaning they're in
309  * the AUX well and they aren't changed by a hot, warm, or cold reset.
310  */
311 #define	XHCI_PORT_RO	((1<<0) | (1<<3) | (0xf<<10) | (1<<30))
312 /*
313  * These bits are RW; writing a 0 clears the bit, writing a 1 sets the bit:
314  * bits 5:8, 9, 14:15, 25:27
315  * link state, port power, port indicator state, "wake on" enable state
316  */
317 #define XHCI_PORT_RWS	((0xf<<5) | (1<<9) | (0x3<<14) | (0x7<<25))
318 /*
319  * These bits are RW; writing a 1 sets the bit, writing a 0 has no effect:
320  * bit 4 (port reset)
321  */
322 #define	XHCI_PORT_RW1S	((1<<4))
323 /*
324  * These bits are RW; writing a 1 clears the bit, writing a 0 has no effect:
325  * bits 1, 17, 18, 19, 20, 21, 22, 23
326  * port enable/disable, and
327  * change bits: connect, PED, warm port reset changed (reserved zero for USB 2.0 ports),
328  * over-current, reset, link state, and L1 change
329  */
330 #define XHCI_PORT_RW1CS	((1<<1) | (0x7f<<17))
331 /*
332  * Bit 16 is RW, and writing a '1' to it causes the link state control to be
333  * latched in
334  */
335 #define	XHCI_PORT_RW	((1<<16))
336 /*
337  * These bits are Reserved Zero (RsvdZ) and zero should be written to them:
338  * bits 2, 24, 28:31
339  */
340 #define	XHCI_PORT_RZ	((1<<2) | (1<<24) | (0xf<<28))
341 
342 /*
343  * Given a port state, this function returns a value that would result in the
344  * port being in the same state, if the value was written to the port status
345  * control register.
346  * Save Read Only (RO) bits and save read/write bits where
347  * writing a 0 clears the bit and writing a 1 sets the bit (RWS).
348  * For all other types (RW1S, RW1CS, RW, and RZ), writing a '0' has no effect.
349  */
350 u32 xhci_port_state_to_neutral(u32 state)
351 {
352 	/* Save read-only status and port state */
353 	return (state & XHCI_PORT_RO) | (state & XHCI_PORT_RWS);
354 }
355 
356 /*
357  * find slot id based on port number.
358  * @port: The one-based port number from one of the two split roothubs.
359  */
360 int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
361 		u16 port)
362 {
363 	int slot_id;
364 	int i;
365 	enum usb_device_speed speed;
366 
367 	slot_id = 0;
368 	for (i = 0; i < MAX_HC_SLOTS; i++) {
369 		if (!xhci->devs[i] || !xhci->devs[i]->udev)
370 			continue;
371 		speed = xhci->devs[i]->udev->speed;
372 		if (((speed >= USB_SPEED_SUPER) == (hcd->speed >= HCD_USB3))
373 				&& xhci->devs[i]->fake_port == port) {
374 			slot_id = i;
375 			break;
376 		}
377 	}
378 
379 	return slot_id;
380 }
381 
382 /*
383  * Stop device
384  * It issues stop endpoint command for EP 0 to 30. And wait the last command
385  * to complete.
386  * suspend will set to 1, if suspend bit need to set in command.
387  */
388 static int xhci_stop_device(struct xhci_hcd *xhci, int slot_id, int suspend)
389 {
390 	struct xhci_virt_device *virt_dev;
391 	struct xhci_command *cmd;
392 	unsigned long flags;
393 	int ret;
394 	int i;
395 
396 	ret = 0;
397 	virt_dev = xhci->devs[slot_id];
398 	if (!virt_dev)
399 		return -ENODEV;
400 
401 	trace_xhci_stop_device(virt_dev);
402 
403 	cmd = xhci_alloc_command(xhci, true, GFP_NOIO);
404 	if (!cmd)
405 		return -ENOMEM;
406 
407 	spin_lock_irqsave(&xhci->lock, flags);
408 	for (i = LAST_EP_INDEX; i > 0; i--) {
409 		if (virt_dev->eps[i].ring && virt_dev->eps[i].ring->dequeue) {
410 			struct xhci_ep_ctx *ep_ctx;
411 			struct xhci_command *command;
412 
413 			ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->out_ctx, i);
414 
415 			/* Check ep is running, required by AMD SNPS 3.1 xHC */
416 			if (GET_EP_CTX_STATE(ep_ctx) != EP_STATE_RUNNING)
417 				continue;
418 
419 			command = xhci_alloc_command(xhci, false, GFP_NOWAIT);
420 			if (!command) {
421 				spin_unlock_irqrestore(&xhci->lock, flags);
422 				ret = -ENOMEM;
423 				goto cmd_cleanup;
424 			}
425 
426 			ret = xhci_queue_stop_endpoint(xhci, command, slot_id,
427 						       i, suspend);
428 			if (ret) {
429 				spin_unlock_irqrestore(&xhci->lock, flags);
430 				xhci_free_command(xhci, command);
431 				goto cmd_cleanup;
432 			}
433 		}
434 	}
435 	ret = xhci_queue_stop_endpoint(xhci, cmd, slot_id, 0, suspend);
436 	if (ret) {
437 		spin_unlock_irqrestore(&xhci->lock, flags);
438 		goto cmd_cleanup;
439 	}
440 
441 	xhci_ring_cmd_db(xhci);
442 	spin_unlock_irqrestore(&xhci->lock, flags);
443 
444 	/* Wait for last stop endpoint command to finish */
445 	wait_for_completion(cmd->completion);
446 
447 	if (cmd->status == COMP_COMMAND_ABORTED ||
448 	    cmd->status == COMP_COMMAND_RING_STOPPED) {
449 		xhci_warn(xhci, "Timeout while waiting for stop endpoint command\n");
450 		ret = -ETIME;
451 	}
452 
453 cmd_cleanup:
454 	xhci_free_command(xhci, cmd);
455 	return ret;
456 }
457 
458 /*
459  * Ring device, it rings the all doorbells unconditionally.
460  */
461 void xhci_ring_device(struct xhci_hcd *xhci, int slot_id)
462 {
463 	int i, s;
464 	struct xhci_virt_ep *ep;
465 
466 	for (i = 0; i < LAST_EP_INDEX + 1; i++) {
467 		ep = &xhci->devs[slot_id]->eps[i];
468 
469 		if (ep->ep_state & EP_HAS_STREAMS) {
470 			for (s = 1; s < ep->stream_info->num_streams; s++)
471 				xhci_ring_ep_doorbell(xhci, slot_id, i, s);
472 		} else if (ep->ring && ep->ring->dequeue) {
473 			xhci_ring_ep_doorbell(xhci, slot_id, i, 0);
474 		}
475 	}
476 
477 	return;
478 }
479 
480 static void xhci_disable_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
481 		u16 wIndex, __le32 __iomem *addr, u32 port_status)
482 {
483 	/* Don't allow the USB core to disable SuperSpeed ports. */
484 	if (hcd->speed >= HCD_USB3) {
485 		xhci_dbg(xhci, "Ignoring request to disable "
486 				"SuperSpeed port.\n");
487 		return;
488 	}
489 
490 	if (xhci->quirks & XHCI_BROKEN_PORT_PED) {
491 		xhci_dbg(xhci,
492 			 "Broken Port Enabled/Disabled, ignoring port disable request.\n");
493 		return;
494 	}
495 
496 	/* Write 1 to disable the port */
497 	writel(port_status | PORT_PE, addr);
498 	port_status = readl(addr);
499 	xhci_dbg(xhci, "disable port %d-%d, portsc: 0x%x\n",
500 		 hcd->self.busnum, wIndex + 1, port_status);
501 }
502 
503 static void xhci_clear_port_change_bit(struct xhci_hcd *xhci, u16 wValue,
504 		u16 wIndex, __le32 __iomem *addr, u32 port_status)
505 {
506 	char *port_change_bit;
507 	u32 status;
508 
509 	switch (wValue) {
510 	case USB_PORT_FEAT_C_RESET:
511 		status = PORT_RC;
512 		port_change_bit = "reset";
513 		break;
514 	case USB_PORT_FEAT_C_BH_PORT_RESET:
515 		status = PORT_WRC;
516 		port_change_bit = "warm(BH) reset";
517 		break;
518 	case USB_PORT_FEAT_C_CONNECTION:
519 		status = PORT_CSC;
520 		port_change_bit = "connect";
521 		break;
522 	case USB_PORT_FEAT_C_OVER_CURRENT:
523 		status = PORT_OCC;
524 		port_change_bit = "over-current";
525 		break;
526 	case USB_PORT_FEAT_C_ENABLE:
527 		status = PORT_PEC;
528 		port_change_bit = "enable/disable";
529 		break;
530 	case USB_PORT_FEAT_C_SUSPEND:
531 		status = PORT_PLC;
532 		port_change_bit = "suspend/resume";
533 		break;
534 	case USB_PORT_FEAT_C_PORT_LINK_STATE:
535 		status = PORT_PLC;
536 		port_change_bit = "link state";
537 		break;
538 	case USB_PORT_FEAT_C_PORT_CONFIG_ERROR:
539 		status = PORT_CEC;
540 		port_change_bit = "config error";
541 		break;
542 	default:
543 		/* Should never happen */
544 		return;
545 	}
546 	/* Change bits are all write 1 to clear */
547 	writel(port_status | status, addr);
548 	port_status = readl(addr);
549 
550 	xhci_dbg(xhci, "clear port%d %s change, portsc: 0x%x\n",
551 		 wIndex + 1, port_change_bit, port_status);
552 }
553 
554 struct xhci_hub *xhci_get_rhub(struct usb_hcd *hcd)
555 {
556 	struct xhci_hcd	*xhci = hcd_to_xhci(hcd);
557 
558 	if (hcd->speed >= HCD_USB3)
559 		return &xhci->usb3_rhub;
560 	return &xhci->usb2_rhub;
561 }
562 
563 /*
564  * xhci_set_port_power() must be called with xhci->lock held.
565  * It will release and re-aquire the lock while calling ACPI
566  * method.
567  */
568 static void xhci_set_port_power(struct xhci_hcd *xhci, struct usb_hcd *hcd,
569 				u16 index, bool on, unsigned long *flags)
570 	__must_hold(&xhci->lock)
571 {
572 	struct xhci_hub *rhub;
573 	struct xhci_port *port;
574 	u32 temp;
575 
576 	rhub = xhci_get_rhub(hcd);
577 	port = rhub->ports[index];
578 	temp = readl(port->addr);
579 
580 	xhci_dbg(xhci, "set port power %d-%d %s, portsc: 0x%x\n",
581 		 hcd->self.busnum, index + 1, on ? "ON" : "OFF", temp);
582 
583 	temp = xhci_port_state_to_neutral(temp);
584 
585 	if (on) {
586 		/* Power on */
587 		writel(temp | PORT_POWER, port->addr);
588 		readl(port->addr);
589 	} else {
590 		/* Power off */
591 		writel(temp & ~PORT_POWER, port->addr);
592 	}
593 
594 	spin_unlock_irqrestore(&xhci->lock, *flags);
595 	temp = usb_acpi_power_manageable(hcd->self.root_hub,
596 					index);
597 	if (temp)
598 		usb_acpi_set_power_state(hcd->self.root_hub,
599 			index, on);
600 	spin_lock_irqsave(&xhci->lock, *flags);
601 }
602 
603 static void xhci_port_set_test_mode(struct xhci_hcd *xhci,
604 	u16 test_mode, u16 wIndex)
605 {
606 	u32 temp;
607 	struct xhci_port *port;
608 
609 	/* xhci only supports test mode for usb2 ports */
610 	port = xhci->usb2_rhub.ports[wIndex];
611 	temp = readl(port->addr + PORTPMSC);
612 	temp |= test_mode << PORT_TEST_MODE_SHIFT;
613 	writel(temp, port->addr + PORTPMSC);
614 	xhci->test_mode = test_mode;
615 	if (test_mode == USB_TEST_FORCE_ENABLE)
616 		xhci_start(xhci);
617 }
618 
619 static int xhci_enter_test_mode(struct xhci_hcd *xhci,
620 				u16 test_mode, u16 wIndex, unsigned long *flags)
621 	__must_hold(&xhci->lock)
622 {
623 	int i, retval;
624 
625 	/* Disable all Device Slots */
626 	xhci_dbg(xhci, "Disable all slots\n");
627 	spin_unlock_irqrestore(&xhci->lock, *flags);
628 	for (i = 1; i <= HCS_MAX_SLOTS(xhci->hcs_params1); i++) {
629 		if (!xhci->devs[i])
630 			continue;
631 
632 		retval = xhci_disable_slot(xhci, i);
633 		if (retval)
634 			xhci_err(xhci, "Failed to disable slot %d, %d. Enter test mode anyway\n",
635 				 i, retval);
636 	}
637 	spin_lock_irqsave(&xhci->lock, *flags);
638 	/* Put all ports to the Disable state by clear PP */
639 	xhci_dbg(xhci, "Disable all port (PP = 0)\n");
640 	/* Power off USB3 ports*/
641 	for (i = 0; i < xhci->usb3_rhub.num_ports; i++)
642 		xhci_set_port_power(xhci, xhci->shared_hcd, i, false, flags);
643 	/* Power off USB2 ports*/
644 	for (i = 0; i < xhci->usb2_rhub.num_ports; i++)
645 		xhci_set_port_power(xhci, xhci->main_hcd, i, false, flags);
646 	/* Stop the controller */
647 	xhci_dbg(xhci, "Stop controller\n");
648 	retval = xhci_halt(xhci);
649 	if (retval)
650 		return retval;
651 	/* Disable runtime PM for test mode */
652 	pm_runtime_forbid(xhci_to_hcd(xhci)->self.controller);
653 	/* Set PORTPMSC.PTC field to enter selected test mode */
654 	/* Port is selected by wIndex. port_id = wIndex + 1 */
655 	xhci_dbg(xhci, "Enter Test Mode: %d, Port_id=%d\n",
656 					test_mode, wIndex + 1);
657 	xhci_port_set_test_mode(xhci, test_mode, wIndex);
658 	return retval;
659 }
660 
661 static int xhci_exit_test_mode(struct xhci_hcd *xhci)
662 {
663 	int retval;
664 
665 	if (!xhci->test_mode) {
666 		xhci_err(xhci, "Not in test mode, do nothing.\n");
667 		return 0;
668 	}
669 	if (xhci->test_mode == USB_TEST_FORCE_ENABLE &&
670 		!(xhci->xhc_state & XHCI_STATE_HALTED)) {
671 		retval = xhci_halt(xhci);
672 		if (retval)
673 			return retval;
674 	}
675 	pm_runtime_allow(xhci_to_hcd(xhci)->self.controller);
676 	xhci->test_mode = 0;
677 	return xhci_reset(xhci);
678 }
679 
680 void xhci_set_link_state(struct xhci_hcd *xhci, struct xhci_port *port,
681 			 u32 link_state)
682 {
683 	u32 temp;
684 	u32 portsc;
685 
686 	portsc = readl(port->addr);
687 	temp = xhci_port_state_to_neutral(portsc);
688 	temp &= ~PORT_PLS_MASK;
689 	temp |= PORT_LINK_STROBE | link_state;
690 	writel(temp, port->addr);
691 
692 	xhci_dbg(xhci, "Set port %d-%d link state, portsc: 0x%x, write 0x%x",
693 		 port->rhub->hcd->self.busnum, port->hcd_portnum + 1,
694 		 portsc, temp);
695 }
696 
697 static void xhci_set_remote_wake_mask(struct xhci_hcd *xhci,
698 				      struct xhci_port *port, u16 wake_mask)
699 {
700 	u32 temp;
701 
702 	temp = readl(port->addr);
703 	temp = xhci_port_state_to_neutral(temp);
704 
705 	if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_CONNECT)
706 		temp |= PORT_WKCONN_E;
707 	else
708 		temp &= ~PORT_WKCONN_E;
709 
710 	if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_DISCONNECT)
711 		temp |= PORT_WKDISC_E;
712 	else
713 		temp &= ~PORT_WKDISC_E;
714 
715 	if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_OVER_CURRENT)
716 		temp |= PORT_WKOC_E;
717 	else
718 		temp &= ~PORT_WKOC_E;
719 
720 	writel(temp, port->addr);
721 }
722 
723 /* Test and clear port RWC bit */
724 void xhci_test_and_clear_bit(struct xhci_hcd *xhci, struct xhci_port *port,
725 			     u32 port_bit)
726 {
727 	u32 temp;
728 
729 	temp = readl(port->addr);
730 	if (temp & port_bit) {
731 		temp = xhci_port_state_to_neutral(temp);
732 		temp |= port_bit;
733 		writel(temp, port->addr);
734 	}
735 }
736 
737 /* Updates Link Status for super Speed port */
738 static void xhci_hub_report_usb3_link_state(struct xhci_hcd *xhci,
739 		u32 *status, u32 status_reg)
740 {
741 	u32 pls = status_reg & PORT_PLS_MASK;
742 
743 	/* When the CAS bit is set then warm reset
744 	 * should be performed on port
745 	 */
746 	if (status_reg & PORT_CAS) {
747 		/* The CAS bit can be set while the port is
748 		 * in any link state.
749 		 * Only roothubs have CAS bit, so we
750 		 * pretend to be in compliance mode
751 		 * unless we're already in compliance
752 		 * or the inactive state.
753 		 */
754 		if (pls != USB_SS_PORT_LS_COMP_MOD &&
755 		    pls != USB_SS_PORT_LS_SS_INACTIVE) {
756 			pls = USB_SS_PORT_LS_COMP_MOD;
757 		}
758 		/* Return also connection bit -
759 		 * hub state machine resets port
760 		 * when this bit is set.
761 		 */
762 		pls |= USB_PORT_STAT_CONNECTION;
763 	} else {
764 		/*
765 		 * Resume state is an xHCI internal state.  Do not report it to
766 		 * usb core, instead, pretend to be U3, thus usb core knows
767 		 * it's not ready for transfer.
768 		 */
769 		if (pls == XDEV_RESUME) {
770 			*status |= USB_SS_PORT_LS_U3;
771 			return;
772 		}
773 
774 		/*
775 		 * If CAS bit isn't set but the Port is already at
776 		 * Compliance Mode, fake a connection so the USB core
777 		 * notices the Compliance state and resets the port.
778 		 * This resolves an issue generated by the SN65LVPE502CP
779 		 * in which sometimes the port enters compliance mode
780 		 * caused by a delay on the host-device negotiation.
781 		 */
782 		if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
783 				(pls == USB_SS_PORT_LS_COMP_MOD))
784 			pls |= USB_PORT_STAT_CONNECTION;
785 	}
786 
787 	/* update status field */
788 	*status |= pls;
789 }
790 
791 /*
792  * Function for Compliance Mode Quirk.
793  *
794  * This Function verifies if all xhc USB3 ports have entered U0, if so,
795  * the compliance mode timer is deleted. A port won't enter
796  * compliance mode if it has previously entered U0.
797  */
798 static void xhci_del_comp_mod_timer(struct xhci_hcd *xhci, u32 status,
799 				    u16 wIndex)
800 {
801 	u32 all_ports_seen_u0 = ((1 << xhci->usb3_rhub.num_ports) - 1);
802 	bool port_in_u0 = ((status & PORT_PLS_MASK) == XDEV_U0);
803 
804 	if (!(xhci->quirks & XHCI_COMP_MODE_QUIRK))
805 		return;
806 
807 	if ((xhci->port_status_u0 != all_ports_seen_u0) && port_in_u0) {
808 		xhci->port_status_u0 |= 1 << wIndex;
809 		if (xhci->port_status_u0 == all_ports_seen_u0) {
810 			del_timer_sync(&xhci->comp_mode_recovery_timer);
811 			xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
812 				"All USB3 ports have entered U0 already!");
813 			xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
814 				"Compliance Mode Recovery Timer Deleted.");
815 		}
816 	}
817 }
818 
819 static int xhci_handle_usb2_port_link_resume(struct xhci_port *port,
820 					     u32 *status, u32 portsc,
821 					     unsigned long *flags)
822 {
823 	struct xhci_bus_state *bus_state;
824 	struct xhci_hcd	*xhci;
825 	struct usb_hcd *hcd;
826 	int slot_id;
827 	u32 wIndex;
828 
829 	hcd = port->rhub->hcd;
830 	bus_state = &port->rhub->bus_state;
831 	xhci = hcd_to_xhci(hcd);
832 	wIndex = port->hcd_portnum;
833 
834 	if ((portsc & PORT_RESET) || !(portsc & PORT_PE)) {
835 		*status = 0xffffffff;
836 		return -EINVAL;
837 	}
838 	/* did port event handler already start resume timing? */
839 	if (!bus_state->resume_done[wIndex]) {
840 		/* If not, maybe we are in a host initated resume? */
841 		if (test_bit(wIndex, &bus_state->resuming_ports)) {
842 			/* Host initated resume doesn't time the resume
843 			 * signalling using resume_done[].
844 			 * It manually sets RESUME state, sleeps 20ms
845 			 * and sets U0 state. This should probably be
846 			 * changed, but not right now.
847 			 */
848 		} else {
849 			/* port resume was discovered now and here,
850 			 * start resume timing
851 			 */
852 			unsigned long timeout = jiffies +
853 				msecs_to_jiffies(USB_RESUME_TIMEOUT);
854 
855 			set_bit(wIndex, &bus_state->resuming_ports);
856 			bus_state->resume_done[wIndex] = timeout;
857 			mod_timer(&hcd->rh_timer, timeout);
858 			usb_hcd_start_port_resume(&hcd->self, wIndex);
859 		}
860 	/* Has resume been signalled for USB_RESUME_TIME yet? */
861 	} else if (time_after_eq(jiffies, bus_state->resume_done[wIndex])) {
862 		int time_left;
863 
864 		xhci_dbg(xhci, "resume USB2 port %d-%d\n",
865 			 hcd->self.busnum, wIndex + 1);
866 
867 		bus_state->resume_done[wIndex] = 0;
868 		clear_bit(wIndex, &bus_state->resuming_ports);
869 
870 		set_bit(wIndex, &bus_state->rexit_ports);
871 
872 		xhci_test_and_clear_bit(xhci, port, PORT_PLC);
873 		xhci_set_link_state(xhci, port, XDEV_U0);
874 
875 		spin_unlock_irqrestore(&xhci->lock, *flags);
876 		time_left = wait_for_completion_timeout(
877 			&bus_state->rexit_done[wIndex],
878 			msecs_to_jiffies(XHCI_MAX_REXIT_TIMEOUT_MS));
879 		spin_lock_irqsave(&xhci->lock, *flags);
880 
881 		if (time_left) {
882 			slot_id = xhci_find_slot_id_by_port(hcd, xhci,
883 							    wIndex + 1);
884 			if (!slot_id) {
885 				xhci_dbg(xhci, "slot_id is zero\n");
886 				*status = 0xffffffff;
887 				return -ENODEV;
888 			}
889 			xhci_ring_device(xhci, slot_id);
890 		} else {
891 			int port_status = readl(port->addr);
892 
893 			xhci_warn(xhci, "Port resume timed out, port %d-%d: 0x%x\n",
894 				  hcd->self.busnum, wIndex + 1, port_status);
895 			*status |= USB_PORT_STAT_SUSPEND;
896 			clear_bit(wIndex, &bus_state->rexit_ports);
897 		}
898 
899 		usb_hcd_end_port_resume(&hcd->self, wIndex);
900 		bus_state->port_c_suspend |= 1 << wIndex;
901 		bus_state->suspended_ports &= ~(1 << wIndex);
902 	} else {
903 		/*
904 		 * The resume has been signaling for less than
905 		 * USB_RESUME_TIME. Report the port status as SUSPEND,
906 		 * let the usbcore check port status again and clear
907 		 * resume signaling later.
908 		 */
909 		*status |= USB_PORT_STAT_SUSPEND;
910 	}
911 	return 0;
912 }
913 
914 static u32 xhci_get_ext_port_status(u32 raw_port_status, u32 port_li)
915 {
916 	u32 ext_stat = 0;
917 	int speed_id;
918 
919 	/* only support rx and tx lane counts of 1 in usb3.1 spec */
920 	speed_id = DEV_PORT_SPEED(raw_port_status);
921 	ext_stat |= speed_id;		/* bits 3:0, RX speed id */
922 	ext_stat |= speed_id << 4;	/* bits 7:4, TX speed id */
923 
924 	ext_stat |= PORT_RX_LANES(port_li) << 8;  /* bits 11:8 Rx lane count */
925 	ext_stat |= PORT_TX_LANES(port_li) << 12; /* bits 15:12 Tx lane count */
926 
927 	return ext_stat;
928 }
929 
930 static void xhci_get_usb3_port_status(struct xhci_port *port, u32 *status,
931 				      u32 portsc)
932 {
933 	struct xhci_bus_state *bus_state;
934 	struct xhci_hcd	*xhci;
935 	struct usb_hcd *hcd;
936 	u32 link_state;
937 	u32 portnum;
938 
939 	bus_state = &port->rhub->bus_state;
940 	xhci = hcd_to_xhci(port->rhub->hcd);
941 	hcd = port->rhub->hcd;
942 	link_state = portsc & PORT_PLS_MASK;
943 	portnum = port->hcd_portnum;
944 
945 	/* USB3 specific wPortChange bits
946 	 *
947 	 * Port link change with port in resume state should not be
948 	 * reported to usbcore, as this is an internal state to be
949 	 * handled by xhci driver. Reporting PLC to usbcore may
950 	 * cause usbcore clearing PLC first and port change event
951 	 * irq won't be generated.
952 	 */
953 
954 	if (portsc & PORT_PLC && (link_state != XDEV_RESUME))
955 		*status |= USB_PORT_STAT_C_LINK_STATE << 16;
956 	if (portsc & PORT_WRC)
957 		*status |= USB_PORT_STAT_C_BH_RESET << 16;
958 	if (portsc & PORT_CEC)
959 		*status |= USB_PORT_STAT_C_CONFIG_ERROR << 16;
960 
961 	/* USB3 specific wPortStatus bits */
962 	if (portsc & PORT_POWER) {
963 		*status |= USB_SS_PORT_STAT_POWER;
964 		/* link state handling */
965 		if (link_state == XDEV_U0)
966 			bus_state->suspended_ports &= ~(1 << portnum);
967 	}
968 
969 	/* remote wake resume signaling complete */
970 	if (bus_state->port_remote_wakeup & (1 << portnum) &&
971 	    link_state != XDEV_RESUME &&
972 	    link_state != XDEV_RECOVERY) {
973 		bus_state->port_remote_wakeup &= ~(1 << portnum);
974 		usb_hcd_end_port_resume(&hcd->self, portnum);
975 	}
976 
977 	xhci_hub_report_usb3_link_state(xhci, status, portsc);
978 	xhci_del_comp_mod_timer(xhci, portsc, portnum);
979 }
980 
981 static void xhci_get_usb2_port_status(struct xhci_port *port, u32 *status,
982 				      u32 portsc, unsigned long *flags)
983 {
984 	struct xhci_bus_state *bus_state;
985 	u32 link_state;
986 	u32 portnum;
987 	int ret;
988 
989 	bus_state = &port->rhub->bus_state;
990 	link_state = portsc & PORT_PLS_MASK;
991 	portnum = port->hcd_portnum;
992 
993 	/* USB2 wPortStatus bits */
994 	if (portsc & PORT_POWER) {
995 		*status |= USB_PORT_STAT_POWER;
996 
997 		/* link state is only valid if port is powered */
998 		if (link_state == XDEV_U3)
999 			*status |= USB_PORT_STAT_SUSPEND;
1000 		if (link_state == XDEV_U2)
1001 			*status |= USB_PORT_STAT_L1;
1002 		if (link_state == XDEV_U0) {
1003 			bus_state->resume_done[portnum] = 0;
1004 			clear_bit(portnum, &bus_state->resuming_ports);
1005 			if (bus_state->suspended_ports & (1 << portnum)) {
1006 				bus_state->suspended_ports &= ~(1 << portnum);
1007 				bus_state->port_c_suspend |= 1 << portnum;
1008 			}
1009 		}
1010 		if (link_state == XDEV_RESUME) {
1011 			ret = xhci_handle_usb2_port_link_resume(port, status,
1012 								portsc, flags);
1013 			if (ret)
1014 				return;
1015 		}
1016 	}
1017 }
1018 
1019 /*
1020  * Converts a raw xHCI port status into the format that external USB 2.0 or USB
1021  * 3.0 hubs use.
1022  *
1023  * Possible side effects:
1024  *  - Mark a port as being done with device resume,
1025  *    and ring the endpoint doorbells.
1026  *  - Stop the Synopsys redriver Compliance Mode polling.
1027  *  - Drop and reacquire the xHCI lock, in order to wait for port resume.
1028  */
1029 static u32 xhci_get_port_status(struct usb_hcd *hcd,
1030 		struct xhci_bus_state *bus_state,
1031 	u16 wIndex, u32 raw_port_status,
1032 		unsigned long *flags)
1033 	__releases(&xhci->lock)
1034 	__acquires(&xhci->lock)
1035 {
1036 	u32 status = 0;
1037 	struct xhci_hub *rhub;
1038 	struct xhci_port *port;
1039 
1040 	rhub = xhci_get_rhub(hcd);
1041 	port = rhub->ports[wIndex];
1042 
1043 	/* common wPortChange bits */
1044 	if (raw_port_status & PORT_CSC)
1045 		status |= USB_PORT_STAT_C_CONNECTION << 16;
1046 	if (raw_port_status & PORT_PEC)
1047 		status |= USB_PORT_STAT_C_ENABLE << 16;
1048 	if ((raw_port_status & PORT_OCC))
1049 		status |= USB_PORT_STAT_C_OVERCURRENT << 16;
1050 	if ((raw_port_status & PORT_RC))
1051 		status |= USB_PORT_STAT_C_RESET << 16;
1052 
1053 	/* common wPortStatus bits */
1054 	if (raw_port_status & PORT_CONNECT) {
1055 		status |= USB_PORT_STAT_CONNECTION;
1056 		status |= xhci_port_speed(raw_port_status);
1057 	}
1058 	if (raw_port_status & PORT_PE)
1059 		status |= USB_PORT_STAT_ENABLE;
1060 	if (raw_port_status & PORT_OC)
1061 		status |= USB_PORT_STAT_OVERCURRENT;
1062 	if (raw_port_status & PORT_RESET)
1063 		status |= USB_PORT_STAT_RESET;
1064 
1065 	/* USB2 and USB3 specific bits, including Port Link State */
1066 	if (hcd->speed >= HCD_USB3)
1067 		xhci_get_usb3_port_status(port, &status, raw_port_status);
1068 	else
1069 		xhci_get_usb2_port_status(port, &status, raw_port_status,
1070 					  flags);
1071 	/*
1072 	 * Clear stale usb2 resume signalling variables in case port changed
1073 	 * state during resume signalling. For example on error
1074 	 */
1075 	if ((bus_state->resume_done[wIndex] ||
1076 	     test_bit(wIndex, &bus_state->resuming_ports)) &&
1077 	    (raw_port_status & PORT_PLS_MASK) != XDEV_U3 &&
1078 	    (raw_port_status & PORT_PLS_MASK) != XDEV_RESUME) {
1079 		bus_state->resume_done[wIndex] = 0;
1080 		clear_bit(wIndex, &bus_state->resuming_ports);
1081 		usb_hcd_end_port_resume(&hcd->self, wIndex);
1082 	}
1083 
1084 	if (bus_state->port_c_suspend & (1 << wIndex))
1085 		status |= USB_PORT_STAT_C_SUSPEND << 16;
1086 
1087 	return status;
1088 }
1089 
1090 int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
1091 		u16 wIndex, char *buf, u16 wLength)
1092 {
1093 	struct xhci_hcd	*xhci = hcd_to_xhci(hcd);
1094 	int max_ports;
1095 	unsigned long flags;
1096 	u32 temp, status;
1097 	int retval = 0;
1098 	int slot_id;
1099 	struct xhci_bus_state *bus_state;
1100 	u16 link_state = 0;
1101 	u16 wake_mask = 0;
1102 	u16 timeout = 0;
1103 	u16 test_mode = 0;
1104 	struct xhci_hub *rhub;
1105 	struct xhci_port **ports;
1106 
1107 	rhub = xhci_get_rhub(hcd);
1108 	ports = rhub->ports;
1109 	max_ports = rhub->num_ports;
1110 	bus_state = &rhub->bus_state;
1111 
1112 	spin_lock_irqsave(&xhci->lock, flags);
1113 	switch (typeReq) {
1114 	case GetHubStatus:
1115 		/* No power source, over-current reported per port */
1116 		memset(buf, 0, 4);
1117 		break;
1118 	case GetHubDescriptor:
1119 		/* Check to make sure userspace is asking for the USB 3.0 hub
1120 		 * descriptor for the USB 3.0 roothub.  If not, we stall the
1121 		 * endpoint, like external hubs do.
1122 		 */
1123 		if (hcd->speed >= HCD_USB3 &&
1124 				(wLength < USB_DT_SS_HUB_SIZE ||
1125 				 wValue != (USB_DT_SS_HUB << 8))) {
1126 			xhci_dbg(xhci, "Wrong hub descriptor type for "
1127 					"USB 3.0 roothub.\n");
1128 			goto error;
1129 		}
1130 		xhci_hub_descriptor(hcd, xhci,
1131 				(struct usb_hub_descriptor *) buf);
1132 		break;
1133 	case DeviceRequest | USB_REQ_GET_DESCRIPTOR:
1134 		if ((wValue & 0xff00) != (USB_DT_BOS << 8))
1135 			goto error;
1136 
1137 		if (hcd->speed < HCD_USB3)
1138 			goto error;
1139 
1140 		retval = xhci_create_usb3_bos_desc(xhci, buf, wLength);
1141 		spin_unlock_irqrestore(&xhci->lock, flags);
1142 		return retval;
1143 	case GetPortStatus:
1144 		if (!wIndex || wIndex > max_ports)
1145 			goto error;
1146 		wIndex--;
1147 		temp = readl(ports[wIndex]->addr);
1148 		if (temp == ~(u32)0) {
1149 			xhci_hc_died(xhci);
1150 			retval = -ENODEV;
1151 			break;
1152 		}
1153 		trace_xhci_get_port_status(wIndex, temp);
1154 		status = xhci_get_port_status(hcd, bus_state, wIndex, temp,
1155 					      &flags);
1156 		if (status == 0xffffffff)
1157 			goto error;
1158 
1159 		xhci_dbg(xhci, "Get port status %d-%d read: 0x%x, return 0x%x",
1160 			 hcd->self.busnum, wIndex + 1, temp, status);
1161 
1162 		put_unaligned(cpu_to_le32(status), (__le32 *) buf);
1163 		/* if USB 3.1 extended port status return additional 4 bytes */
1164 		if (wValue == 0x02) {
1165 			u32 port_li;
1166 
1167 			if (hcd->speed < HCD_USB31 || wLength != 8) {
1168 				xhci_err(xhci, "get ext port status invalid parameter\n");
1169 				retval = -EINVAL;
1170 				break;
1171 			}
1172 			port_li = readl(ports[wIndex]->addr + PORTLI);
1173 			status = xhci_get_ext_port_status(temp, port_li);
1174 			put_unaligned_le32(status, &buf[4]);
1175 		}
1176 		break;
1177 	case SetPortFeature:
1178 		if (wValue == USB_PORT_FEAT_LINK_STATE)
1179 			link_state = (wIndex & 0xff00) >> 3;
1180 		if (wValue == USB_PORT_FEAT_REMOTE_WAKE_MASK)
1181 			wake_mask = wIndex & 0xff00;
1182 		if (wValue == USB_PORT_FEAT_TEST)
1183 			test_mode = (wIndex & 0xff00) >> 8;
1184 		/* The MSB of wIndex is the U1/U2 timeout */
1185 		timeout = (wIndex & 0xff00) >> 8;
1186 		wIndex &= 0xff;
1187 		if (!wIndex || wIndex > max_ports)
1188 			goto error;
1189 		wIndex--;
1190 		temp = readl(ports[wIndex]->addr);
1191 		if (temp == ~(u32)0) {
1192 			xhci_hc_died(xhci);
1193 			retval = -ENODEV;
1194 			break;
1195 		}
1196 		temp = xhci_port_state_to_neutral(temp);
1197 		/* FIXME: What new port features do we need to support? */
1198 		switch (wValue) {
1199 		case USB_PORT_FEAT_SUSPEND:
1200 			temp = readl(ports[wIndex]->addr);
1201 			if ((temp & PORT_PLS_MASK) != XDEV_U0) {
1202 				/* Resume the port to U0 first */
1203 				xhci_set_link_state(xhci, ports[wIndex],
1204 							XDEV_U0);
1205 				spin_unlock_irqrestore(&xhci->lock, flags);
1206 				msleep(10);
1207 				spin_lock_irqsave(&xhci->lock, flags);
1208 			}
1209 			/* In spec software should not attempt to suspend
1210 			 * a port unless the port reports that it is in the
1211 			 * enabled (PED = ‘1’,PLS < ‘3’) state.
1212 			 */
1213 			temp = readl(ports[wIndex]->addr);
1214 			if ((temp & PORT_PE) == 0 || (temp & PORT_RESET)
1215 				|| (temp & PORT_PLS_MASK) >= XDEV_U3) {
1216 				xhci_warn(xhci, "USB core suspending port %d-%d not in U0/U1/U2\n",
1217 					  hcd->self.busnum, wIndex + 1);
1218 				goto error;
1219 			}
1220 
1221 			slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1222 					wIndex + 1);
1223 			if (!slot_id) {
1224 				xhci_warn(xhci, "slot_id is zero\n");
1225 				goto error;
1226 			}
1227 			/* unlock to execute stop endpoint commands */
1228 			spin_unlock_irqrestore(&xhci->lock, flags);
1229 			xhci_stop_device(xhci, slot_id, 1);
1230 			spin_lock_irqsave(&xhci->lock, flags);
1231 
1232 			xhci_set_link_state(xhci, ports[wIndex], XDEV_U3);
1233 
1234 			spin_unlock_irqrestore(&xhci->lock, flags);
1235 			msleep(10); /* wait device to enter */
1236 			spin_lock_irqsave(&xhci->lock, flags);
1237 
1238 			temp = readl(ports[wIndex]->addr);
1239 			bus_state->suspended_ports |= 1 << wIndex;
1240 			break;
1241 		case USB_PORT_FEAT_LINK_STATE:
1242 			temp = readl(ports[wIndex]->addr);
1243 			/* Disable port */
1244 			if (link_state == USB_SS_PORT_LS_SS_DISABLED) {
1245 				xhci_dbg(xhci, "Disable port %d-%d\n",
1246 					 hcd->self.busnum, wIndex + 1);
1247 				temp = xhci_port_state_to_neutral(temp);
1248 				/*
1249 				 * Clear all change bits, so that we get a new
1250 				 * connection event.
1251 				 */
1252 				temp |= PORT_CSC | PORT_PEC | PORT_WRC |
1253 					PORT_OCC | PORT_RC | PORT_PLC |
1254 					PORT_CEC;
1255 				writel(temp | PORT_PE, ports[wIndex]->addr);
1256 				temp = readl(ports[wIndex]->addr);
1257 				break;
1258 			}
1259 
1260 			/* Put link in RxDetect (enable port) */
1261 			if (link_state == USB_SS_PORT_LS_RX_DETECT) {
1262 				xhci_dbg(xhci, "Enable port %d-%d\n",
1263 					 hcd->self.busnum, wIndex + 1);
1264 				xhci_set_link_state(xhci, ports[wIndex],
1265 							link_state);
1266 				temp = readl(ports[wIndex]->addr);
1267 				break;
1268 			}
1269 
1270 			/*
1271 			 * For xHCI 1.1 according to section 4.19.1.2.4.1 a
1272 			 * root hub port's transition to compliance mode upon
1273 			 * detecting LFPS timeout may be controlled by an
1274 			 * Compliance Transition Enabled (CTE) flag (not
1275 			 * software visible). This flag is set by writing 0xA
1276 			 * to PORTSC PLS field which will allow transition to
1277 			 * compliance mode the next time LFPS timeout is
1278 			 * encountered. A warm reset will clear it.
1279 			 *
1280 			 * The CTE flag is only supported if the HCCPARAMS2 CTC
1281 			 * flag is set, otherwise, the compliance substate is
1282 			 * automatically entered as on 1.0 and prior.
1283 			 */
1284 			if (link_state == USB_SS_PORT_LS_COMP_MOD) {
1285 				if (!HCC2_CTC(xhci->hcc_params2)) {
1286 					xhci_dbg(xhci, "CTC flag is 0, port already supports entering compliance mode\n");
1287 					break;
1288 				}
1289 
1290 				if ((temp & PORT_CONNECT)) {
1291 					xhci_warn(xhci, "Can't set compliance mode when port is connected\n");
1292 					goto error;
1293 				}
1294 
1295 				xhci_dbg(xhci, "Enable compliance mode transition for port %d-%d\n",
1296 					 hcd->self.busnum, wIndex + 1);
1297 				xhci_set_link_state(xhci, ports[wIndex],
1298 						link_state);
1299 
1300 				temp = readl(ports[wIndex]->addr);
1301 				break;
1302 			}
1303 			/* Port must be enabled */
1304 			if (!(temp & PORT_PE)) {
1305 				retval = -ENODEV;
1306 				break;
1307 			}
1308 			/* Can't set port link state above '3' (U3) */
1309 			if (link_state > USB_SS_PORT_LS_U3) {
1310 				xhci_warn(xhci, "Cannot set port %d-%d link state %d\n",
1311 					  hcd->self.busnum, wIndex + 1,
1312 					  link_state);
1313 				goto error;
1314 			}
1315 
1316 			/*
1317 			 * set link to U0, steps depend on current link state.
1318 			 * U3: set link to U0 and wait for u3exit completion.
1319 			 * U1/U2:  no PLC complete event, only set link to U0.
1320 			 * Resume/Recovery: device initiated U0, only wait for
1321 			 * completion
1322 			 */
1323 			if (link_state == USB_SS_PORT_LS_U0) {
1324 				u32 pls = temp & PORT_PLS_MASK;
1325 				bool wait_u0 = false;
1326 
1327 				/* already in U0 */
1328 				if (pls == XDEV_U0)
1329 					break;
1330 				if (pls == XDEV_U3 ||
1331 				    pls == XDEV_RESUME ||
1332 				    pls == XDEV_RECOVERY) {
1333 					wait_u0 = true;
1334 					reinit_completion(&bus_state->u3exit_done[wIndex]);
1335 				}
1336 				if (pls <= XDEV_U3) /* U1, U2, U3 */
1337 					xhci_set_link_state(xhci, ports[wIndex],
1338 							    USB_SS_PORT_LS_U0);
1339 				if (!wait_u0) {
1340 					if (pls > XDEV_U3)
1341 						goto error;
1342 					break;
1343 				}
1344 				spin_unlock_irqrestore(&xhci->lock, flags);
1345 				if (!wait_for_completion_timeout(&bus_state->u3exit_done[wIndex],
1346 								 msecs_to_jiffies(100)))
1347 					xhci_dbg(xhci, "missing U0 port change event for port %d-%d\n",
1348 						 hcd->self.busnum, wIndex + 1);
1349 				spin_lock_irqsave(&xhci->lock, flags);
1350 				temp = readl(ports[wIndex]->addr);
1351 				break;
1352 			}
1353 
1354 			if (link_state == USB_SS_PORT_LS_U3) {
1355 				int retries = 16;
1356 				slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1357 						wIndex + 1);
1358 				if (slot_id) {
1359 					/* unlock to execute stop endpoint
1360 					 * commands */
1361 					spin_unlock_irqrestore(&xhci->lock,
1362 								flags);
1363 					xhci_stop_device(xhci, slot_id, 1);
1364 					spin_lock_irqsave(&xhci->lock, flags);
1365 				}
1366 				xhci_set_link_state(xhci, ports[wIndex], USB_SS_PORT_LS_U3);
1367 				spin_unlock_irqrestore(&xhci->lock, flags);
1368 				while (retries--) {
1369 					usleep_range(4000, 8000);
1370 					temp = readl(ports[wIndex]->addr);
1371 					if ((temp & PORT_PLS_MASK) == XDEV_U3)
1372 						break;
1373 				}
1374 				spin_lock_irqsave(&xhci->lock, flags);
1375 				temp = readl(ports[wIndex]->addr);
1376 				bus_state->suspended_ports |= 1 << wIndex;
1377 			}
1378 			break;
1379 		case USB_PORT_FEAT_POWER:
1380 			/*
1381 			 * Turn on ports, even if there isn't per-port switching.
1382 			 * HC will report connect events even before this is set.
1383 			 * However, hub_wq will ignore the roothub events until
1384 			 * the roothub is registered.
1385 			 */
1386 			xhci_set_port_power(xhci, hcd, wIndex, true, &flags);
1387 			break;
1388 		case USB_PORT_FEAT_RESET:
1389 			temp = (temp | PORT_RESET);
1390 			writel(temp, ports[wIndex]->addr);
1391 
1392 			temp = readl(ports[wIndex]->addr);
1393 			xhci_dbg(xhci, "set port reset, actual port %d-%d status  = 0x%x\n",
1394 				 hcd->self.busnum, wIndex + 1, temp);
1395 			break;
1396 		case USB_PORT_FEAT_REMOTE_WAKE_MASK:
1397 			xhci_set_remote_wake_mask(xhci, ports[wIndex],
1398 						  wake_mask);
1399 			temp = readl(ports[wIndex]->addr);
1400 			xhci_dbg(xhci, "set port remote wake mask, actual port %d-%d status  = 0x%x\n",
1401 				 hcd->self.busnum, wIndex + 1, temp);
1402 			break;
1403 		case USB_PORT_FEAT_BH_PORT_RESET:
1404 			temp |= PORT_WR;
1405 			writel(temp, ports[wIndex]->addr);
1406 			temp = readl(ports[wIndex]->addr);
1407 			break;
1408 		case USB_PORT_FEAT_U1_TIMEOUT:
1409 			if (hcd->speed < HCD_USB3)
1410 				goto error;
1411 			temp = readl(ports[wIndex]->addr + PORTPMSC);
1412 			temp &= ~PORT_U1_TIMEOUT_MASK;
1413 			temp |= PORT_U1_TIMEOUT(timeout);
1414 			writel(temp, ports[wIndex]->addr + PORTPMSC);
1415 			break;
1416 		case USB_PORT_FEAT_U2_TIMEOUT:
1417 			if (hcd->speed < HCD_USB3)
1418 				goto error;
1419 			temp = readl(ports[wIndex]->addr + PORTPMSC);
1420 			temp &= ~PORT_U2_TIMEOUT_MASK;
1421 			temp |= PORT_U2_TIMEOUT(timeout);
1422 			writel(temp, ports[wIndex]->addr + PORTPMSC);
1423 			break;
1424 		case USB_PORT_FEAT_TEST:
1425 			/* 4.19.6 Port Test Modes (USB2 Test Mode) */
1426 			if (hcd->speed != HCD_USB2)
1427 				goto error;
1428 			if (test_mode > USB_TEST_FORCE_ENABLE ||
1429 			    test_mode < USB_TEST_J)
1430 				goto error;
1431 			retval = xhci_enter_test_mode(xhci, test_mode, wIndex,
1432 						      &flags);
1433 			break;
1434 		default:
1435 			goto error;
1436 		}
1437 		/* unblock any posted writes */
1438 		temp = readl(ports[wIndex]->addr);
1439 		break;
1440 	case ClearPortFeature:
1441 		if (!wIndex || wIndex > max_ports)
1442 			goto error;
1443 		wIndex--;
1444 		temp = readl(ports[wIndex]->addr);
1445 		if (temp == ~(u32)0) {
1446 			xhci_hc_died(xhci);
1447 			retval = -ENODEV;
1448 			break;
1449 		}
1450 		/* FIXME: What new port features do we need to support? */
1451 		temp = xhci_port_state_to_neutral(temp);
1452 		switch (wValue) {
1453 		case USB_PORT_FEAT_SUSPEND:
1454 			temp = readl(ports[wIndex]->addr);
1455 			xhci_dbg(xhci, "clear USB_PORT_FEAT_SUSPEND\n");
1456 			xhci_dbg(xhci, "PORTSC %04x\n", temp);
1457 			if (temp & PORT_RESET)
1458 				goto error;
1459 			if ((temp & PORT_PLS_MASK) == XDEV_U3) {
1460 				if ((temp & PORT_PE) == 0)
1461 					goto error;
1462 
1463 				set_bit(wIndex, &bus_state->resuming_ports);
1464 				usb_hcd_start_port_resume(&hcd->self, wIndex);
1465 				xhci_set_link_state(xhci, ports[wIndex],
1466 						    XDEV_RESUME);
1467 				spin_unlock_irqrestore(&xhci->lock, flags);
1468 				msleep(USB_RESUME_TIMEOUT);
1469 				spin_lock_irqsave(&xhci->lock, flags);
1470 				xhci_set_link_state(xhci, ports[wIndex],
1471 							XDEV_U0);
1472 				clear_bit(wIndex, &bus_state->resuming_ports);
1473 				usb_hcd_end_port_resume(&hcd->self, wIndex);
1474 			}
1475 			bus_state->port_c_suspend |= 1 << wIndex;
1476 
1477 			slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1478 					wIndex + 1);
1479 			if (!slot_id) {
1480 				xhci_dbg(xhci, "slot_id is zero\n");
1481 				goto error;
1482 			}
1483 			xhci_ring_device(xhci, slot_id);
1484 			break;
1485 		case USB_PORT_FEAT_C_SUSPEND:
1486 			bus_state->port_c_suspend &= ~(1 << wIndex);
1487 			fallthrough;
1488 		case USB_PORT_FEAT_C_RESET:
1489 		case USB_PORT_FEAT_C_BH_PORT_RESET:
1490 		case USB_PORT_FEAT_C_CONNECTION:
1491 		case USB_PORT_FEAT_C_OVER_CURRENT:
1492 		case USB_PORT_FEAT_C_ENABLE:
1493 		case USB_PORT_FEAT_C_PORT_LINK_STATE:
1494 		case USB_PORT_FEAT_C_PORT_CONFIG_ERROR:
1495 			xhci_clear_port_change_bit(xhci, wValue, wIndex,
1496 					ports[wIndex]->addr, temp);
1497 			break;
1498 		case USB_PORT_FEAT_ENABLE:
1499 			xhci_disable_port(hcd, xhci, wIndex,
1500 					ports[wIndex]->addr, temp);
1501 			break;
1502 		case USB_PORT_FEAT_POWER:
1503 			xhci_set_port_power(xhci, hcd, wIndex, false, &flags);
1504 			break;
1505 		case USB_PORT_FEAT_TEST:
1506 			retval = xhci_exit_test_mode(xhci);
1507 			break;
1508 		default:
1509 			goto error;
1510 		}
1511 		break;
1512 	default:
1513 error:
1514 		/* "stall" on error */
1515 		retval = -EPIPE;
1516 	}
1517 	spin_unlock_irqrestore(&xhci->lock, flags);
1518 	return retval;
1519 }
1520 
1521 /*
1522  * Returns 0 if the status hasn't changed, or the number of bytes in buf.
1523  * Ports are 0-indexed from the HCD point of view,
1524  * and 1-indexed from the USB core pointer of view.
1525  *
1526  * Note that the status change bits will be cleared as soon as a port status
1527  * change event is generated, so we use the saved status from that event.
1528  */
1529 int xhci_hub_status_data(struct usb_hcd *hcd, char *buf)
1530 {
1531 	unsigned long flags;
1532 	u32 temp, status;
1533 	u32 mask;
1534 	int i, retval;
1535 	struct xhci_hcd	*xhci = hcd_to_xhci(hcd);
1536 	int max_ports;
1537 	struct xhci_bus_state *bus_state;
1538 	bool reset_change = false;
1539 	struct xhci_hub *rhub;
1540 	struct xhci_port **ports;
1541 
1542 	rhub = xhci_get_rhub(hcd);
1543 	ports = rhub->ports;
1544 	max_ports = rhub->num_ports;
1545 	bus_state = &rhub->bus_state;
1546 
1547 	/* Initial status is no changes */
1548 	retval = (max_ports + 8) / 8;
1549 	memset(buf, 0, retval);
1550 
1551 	/*
1552 	 * Inform the usbcore about resume-in-progress by returning
1553 	 * a non-zero value even if there are no status changes.
1554 	 */
1555 	status = bus_state->resuming_ports;
1556 
1557 	mask = PORT_CSC | PORT_PEC | PORT_OCC | PORT_PLC | PORT_WRC | PORT_CEC;
1558 
1559 	spin_lock_irqsave(&xhci->lock, flags);
1560 	/* For each port, did anything change?  If so, set that bit in buf. */
1561 	for (i = 0; i < max_ports; i++) {
1562 		temp = readl(ports[i]->addr);
1563 		if (temp == ~(u32)0) {
1564 			xhci_hc_died(xhci);
1565 			retval = -ENODEV;
1566 			break;
1567 		}
1568 		trace_xhci_hub_status_data(i, temp);
1569 
1570 		if ((temp & mask) != 0 ||
1571 			(bus_state->port_c_suspend & 1 << i) ||
1572 			(bus_state->resume_done[i] && time_after_eq(
1573 			    jiffies, bus_state->resume_done[i]))) {
1574 			buf[(i + 1) / 8] |= 1 << (i + 1) % 8;
1575 			status = 1;
1576 		}
1577 		if ((temp & PORT_RC))
1578 			reset_change = true;
1579 		if (temp & PORT_OC)
1580 			status = 1;
1581 	}
1582 	if (!status && !reset_change) {
1583 		xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
1584 		clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1585 	}
1586 	spin_unlock_irqrestore(&xhci->lock, flags);
1587 	return status ? retval : 0;
1588 }
1589 
1590 #ifdef CONFIG_PM
1591 
1592 int xhci_bus_suspend(struct usb_hcd *hcd)
1593 {
1594 	struct xhci_hcd	*xhci = hcd_to_xhci(hcd);
1595 	int max_ports, port_index;
1596 	struct xhci_bus_state *bus_state;
1597 	unsigned long flags;
1598 	struct xhci_hub *rhub;
1599 	struct xhci_port **ports;
1600 	u32 portsc_buf[USB_MAXCHILDREN];
1601 	bool wake_enabled;
1602 
1603 	rhub = xhci_get_rhub(hcd);
1604 	ports = rhub->ports;
1605 	max_ports = rhub->num_ports;
1606 	bus_state = &rhub->bus_state;
1607 	wake_enabled = hcd->self.root_hub->do_remote_wakeup;
1608 
1609 	spin_lock_irqsave(&xhci->lock, flags);
1610 
1611 	if (wake_enabled) {
1612 		if (bus_state->resuming_ports ||	/* USB2 */
1613 		    bus_state->port_remote_wakeup) {	/* USB3 */
1614 			spin_unlock_irqrestore(&xhci->lock, flags);
1615 			xhci_dbg(xhci, "suspend failed because a port is resuming\n");
1616 			return -EBUSY;
1617 		}
1618 	}
1619 	/*
1620 	 * Prepare ports for suspend, but don't write anything before all ports
1621 	 * are checked and we know bus suspend can proceed
1622 	 */
1623 	bus_state->bus_suspended = 0;
1624 	port_index = max_ports;
1625 	while (port_index--) {
1626 		u32 t1, t2;
1627 		int retries = 10;
1628 retry:
1629 		t1 = readl(ports[port_index]->addr);
1630 		t2 = xhci_port_state_to_neutral(t1);
1631 		portsc_buf[port_index] = 0;
1632 
1633 		/*
1634 		 * Give a USB3 port in link training time to finish, but don't
1635 		 * prevent suspend as port might be stuck
1636 		 */
1637 		if ((hcd->speed >= HCD_USB3) && retries-- &&
1638 		    (t1 & PORT_PLS_MASK) == XDEV_POLLING) {
1639 			spin_unlock_irqrestore(&xhci->lock, flags);
1640 			msleep(XHCI_PORT_POLLING_LFPS_TIME);
1641 			spin_lock_irqsave(&xhci->lock, flags);
1642 			xhci_dbg(xhci, "port %d-%d polling in bus suspend, waiting\n",
1643 				 hcd->self.busnum, port_index + 1);
1644 			goto retry;
1645 		}
1646 		/* bail out if port detected a over-current condition */
1647 		if (t1 & PORT_OC) {
1648 			bus_state->bus_suspended = 0;
1649 			spin_unlock_irqrestore(&xhci->lock, flags);
1650 			xhci_dbg(xhci, "Bus suspend bailout, port over-current detected\n");
1651 			return -EBUSY;
1652 		}
1653 		/* suspend ports in U0, or bail out for new connect changes */
1654 		if ((t1 & PORT_PE) && (t1 & PORT_PLS_MASK) == XDEV_U0) {
1655 			if ((t1 & PORT_CSC) && wake_enabled) {
1656 				bus_state->bus_suspended = 0;
1657 				spin_unlock_irqrestore(&xhci->lock, flags);
1658 				xhci_dbg(xhci, "Bus suspend bailout, port connect change\n");
1659 				return -EBUSY;
1660 			}
1661 			xhci_dbg(xhci, "port %d-%d not suspended\n",
1662 				 hcd->self.busnum, port_index + 1);
1663 			t2 &= ~PORT_PLS_MASK;
1664 			t2 |= PORT_LINK_STROBE | XDEV_U3;
1665 			set_bit(port_index, &bus_state->bus_suspended);
1666 		}
1667 		/* USB core sets remote wake mask for USB 3.0 hubs,
1668 		 * including the USB 3.0 roothub, but only if CONFIG_PM
1669 		 * is enabled, so also enable remote wake here.
1670 		 */
1671 		if (wake_enabled) {
1672 			if (t1 & PORT_CONNECT) {
1673 				t2 |= PORT_WKOC_E | PORT_WKDISC_E;
1674 				t2 &= ~PORT_WKCONN_E;
1675 			} else {
1676 				t2 |= PORT_WKOC_E | PORT_WKCONN_E;
1677 				t2 &= ~PORT_WKDISC_E;
1678 			}
1679 
1680 			if ((xhci->quirks & XHCI_U2_DISABLE_WAKE) &&
1681 			    (hcd->speed < HCD_USB3)) {
1682 				if (usb_amd_pt_check_port(hcd->self.controller,
1683 							  port_index))
1684 					t2 &= ~PORT_WAKE_BITS;
1685 			}
1686 		} else
1687 			t2 &= ~PORT_WAKE_BITS;
1688 
1689 		t1 = xhci_port_state_to_neutral(t1);
1690 		if (t1 != t2)
1691 			portsc_buf[port_index] = t2;
1692 	}
1693 
1694 	/* write port settings, stopping and suspending ports if needed */
1695 	port_index = max_ports;
1696 	while (port_index--) {
1697 		if (!portsc_buf[port_index])
1698 			continue;
1699 		if (test_bit(port_index, &bus_state->bus_suspended)) {
1700 			int slot_id;
1701 
1702 			slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1703 							    port_index + 1);
1704 			if (slot_id) {
1705 				spin_unlock_irqrestore(&xhci->lock, flags);
1706 				xhci_stop_device(xhci, slot_id, 1);
1707 				spin_lock_irqsave(&xhci->lock, flags);
1708 			}
1709 		}
1710 		writel(portsc_buf[port_index], ports[port_index]->addr);
1711 	}
1712 	hcd->state = HC_STATE_SUSPENDED;
1713 	bus_state->next_statechange = jiffies + msecs_to_jiffies(10);
1714 	spin_unlock_irqrestore(&xhci->lock, flags);
1715 
1716 	if (bus_state->bus_suspended)
1717 		usleep_range(5000, 10000);
1718 
1719 	return 0;
1720 }
1721 
1722 /*
1723  * Workaround for missing Cold Attach Status (CAS) if device re-plugged in S3.
1724  * warm reset a USB3 device stuck in polling or compliance mode after resume.
1725  * See Intel 100/c230 series PCH specification update Doc #332692-006 Errata #8
1726  */
1727 static bool xhci_port_missing_cas_quirk(struct xhci_port *port)
1728 {
1729 	u32 portsc;
1730 
1731 	portsc = readl(port->addr);
1732 
1733 	/* if any of these are set we are not stuck */
1734 	if (portsc & (PORT_CONNECT | PORT_CAS))
1735 		return false;
1736 
1737 	if (((portsc & PORT_PLS_MASK) != XDEV_POLLING) &&
1738 	    ((portsc & PORT_PLS_MASK) != XDEV_COMP_MODE))
1739 		return false;
1740 
1741 	/* clear wakeup/change bits, and do a warm port reset */
1742 	portsc &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
1743 	portsc |= PORT_WR;
1744 	writel(portsc, port->addr);
1745 	/* flush write */
1746 	readl(port->addr);
1747 	return true;
1748 }
1749 
1750 int xhci_bus_resume(struct usb_hcd *hcd)
1751 {
1752 	struct xhci_hcd	*xhci = hcd_to_xhci(hcd);
1753 	struct xhci_bus_state *bus_state;
1754 	unsigned long flags;
1755 	int max_ports, port_index;
1756 	int slot_id;
1757 	int sret;
1758 	u32 next_state;
1759 	u32 temp, portsc;
1760 	struct xhci_hub *rhub;
1761 	struct xhci_port **ports;
1762 
1763 	rhub = xhci_get_rhub(hcd);
1764 	ports = rhub->ports;
1765 	max_ports = rhub->num_ports;
1766 	bus_state = &rhub->bus_state;
1767 
1768 	if (time_before(jiffies, bus_state->next_statechange))
1769 		msleep(5);
1770 
1771 	spin_lock_irqsave(&xhci->lock, flags);
1772 	if (!HCD_HW_ACCESSIBLE(hcd)) {
1773 		spin_unlock_irqrestore(&xhci->lock, flags);
1774 		return -ESHUTDOWN;
1775 	}
1776 
1777 	/* delay the irqs */
1778 	temp = readl(&xhci->op_regs->command);
1779 	temp &= ~CMD_EIE;
1780 	writel(temp, &xhci->op_regs->command);
1781 
1782 	/* bus specific resume for ports we suspended at bus_suspend */
1783 	if (hcd->speed >= HCD_USB3)
1784 		next_state = XDEV_U0;
1785 	else
1786 		next_state = XDEV_RESUME;
1787 
1788 	port_index = max_ports;
1789 	while (port_index--) {
1790 		portsc = readl(ports[port_index]->addr);
1791 
1792 		/* warm reset CAS limited ports stuck in polling/compliance */
1793 		if ((xhci->quirks & XHCI_MISSING_CAS) &&
1794 		    (hcd->speed >= HCD_USB3) &&
1795 		    xhci_port_missing_cas_quirk(ports[port_index])) {
1796 			xhci_dbg(xhci, "reset stuck port %d-%d\n",
1797 				 hcd->self.busnum, port_index + 1);
1798 			clear_bit(port_index, &bus_state->bus_suspended);
1799 			continue;
1800 		}
1801 		/* resume if we suspended the link, and it is still suspended */
1802 		if (test_bit(port_index, &bus_state->bus_suspended))
1803 			switch (portsc & PORT_PLS_MASK) {
1804 			case XDEV_U3:
1805 				portsc = xhci_port_state_to_neutral(portsc);
1806 				portsc &= ~PORT_PLS_MASK;
1807 				portsc |= PORT_LINK_STROBE | next_state;
1808 				break;
1809 			case XDEV_RESUME:
1810 				/* resume already initiated */
1811 				break;
1812 			default:
1813 				/* not in a resumeable state, ignore it */
1814 				clear_bit(port_index,
1815 					  &bus_state->bus_suspended);
1816 				break;
1817 			}
1818 		/* disable wake for all ports, write new link state if needed */
1819 		portsc &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
1820 		writel(portsc, ports[port_index]->addr);
1821 	}
1822 
1823 	/* USB2 specific resume signaling delay and U0 link state transition */
1824 	if (hcd->speed < HCD_USB3) {
1825 		if (bus_state->bus_suspended) {
1826 			spin_unlock_irqrestore(&xhci->lock, flags);
1827 			msleep(USB_RESUME_TIMEOUT);
1828 			spin_lock_irqsave(&xhci->lock, flags);
1829 		}
1830 		for_each_set_bit(port_index, &bus_state->bus_suspended,
1831 				 BITS_PER_LONG) {
1832 			/* Clear PLC to poll it later for U0 transition */
1833 			xhci_test_and_clear_bit(xhci, ports[port_index],
1834 						PORT_PLC);
1835 			xhci_set_link_state(xhci, ports[port_index], XDEV_U0);
1836 		}
1837 	}
1838 
1839 	/* poll for U0 link state complete, both USB2 and USB3 */
1840 	for_each_set_bit(port_index, &bus_state->bus_suspended, BITS_PER_LONG) {
1841 		sret = xhci_handshake(ports[port_index]->addr, PORT_PLC,
1842 				      PORT_PLC, 10 * 1000);
1843 		if (sret) {
1844 			xhci_warn(xhci, "port %d-%d resume PLC timeout\n",
1845 				  hcd->self.busnum, port_index + 1);
1846 			continue;
1847 		}
1848 		xhci_test_and_clear_bit(xhci, ports[port_index], PORT_PLC);
1849 		slot_id = xhci_find_slot_id_by_port(hcd, xhci, port_index + 1);
1850 		if (slot_id)
1851 			xhci_ring_device(xhci, slot_id);
1852 	}
1853 	(void) readl(&xhci->op_regs->command);
1854 
1855 	bus_state->next_statechange = jiffies + msecs_to_jiffies(5);
1856 	/* re-enable irqs */
1857 	temp = readl(&xhci->op_regs->command);
1858 	temp |= CMD_EIE;
1859 	writel(temp, &xhci->op_regs->command);
1860 	temp = readl(&xhci->op_regs->command);
1861 
1862 	spin_unlock_irqrestore(&xhci->lock, flags);
1863 	return 0;
1864 }
1865 
1866 unsigned long xhci_get_resuming_ports(struct usb_hcd *hcd)
1867 {
1868 	struct xhci_hub *rhub = xhci_get_rhub(hcd);
1869 
1870 	/* USB3 port wakeups are reported via usb_wakeup_notification() */
1871 	return rhub->bus_state.resuming_ports;	/* USB2 ports only */
1872 }
1873 
1874 #endif	/* CONFIG_PM */
1875