xref: /linux/drivers/usb/dwc2/hw.h (revision 06ed6aa56ffac9241e03a24649e8d048f8f1b10c)
1 // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
2 /*
3  * hw.h - DesignWare HS OTG Controller hardware definitions
4  *
5  * Copyright 2004-2013 Synopsys, Inc.
6  *
7  * Redistribution and use in source and binary forms, with or without
8  * modification, are permitted provided that the following conditions
9  * are met:
10  * 1. Redistributions of source code must retain the above copyright
11  *    notice, this list of conditions, and the following disclaimer,
12  *    without modification.
13  * 2. Redistributions in binary form must reproduce the above copyright
14  *    notice, this list of conditions and the following disclaimer in the
15  *    documentation and/or other materials provided with the distribution.
16  * 3. The names of the above-listed copyright holders may not be used
17  *    to endorse or promote products derived from this software without
18  *    specific prior written permission.
19  *
20  * ALTERNATIVELY, this software may be distributed under the terms of the
21  * GNU General Public License ("GPL") as published by the Free Software
22  * Foundation; either version 2 of the License, or (at your option) any
23  * later version.
24  *
25  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
26  * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
27  * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28  * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
29  * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
30  * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
31  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
32  * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
33  * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
34  * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
35  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
36  */
37 
38 #ifndef __DWC2_HW_H__
39 #define __DWC2_HW_H__
40 
41 #define HSOTG_REG(x)	(x)
42 
43 #define GOTGCTL				HSOTG_REG(0x000)
44 #define GOTGCTL_CHIRPEN			BIT(27)
45 #define GOTGCTL_MULT_VALID_BC_MASK	(0x1f << 22)
46 #define GOTGCTL_MULT_VALID_BC_SHIFT	22
47 #define GOTGCTL_OTGVER			BIT(20)
48 #define GOTGCTL_BSESVLD			BIT(19)
49 #define GOTGCTL_ASESVLD			BIT(18)
50 #define GOTGCTL_DBNC_SHORT		BIT(17)
51 #define GOTGCTL_CONID_B			BIT(16)
52 #define GOTGCTL_DBNCE_FLTR_BYPASS	BIT(15)
53 #define GOTGCTL_DEVHNPEN		BIT(11)
54 #define GOTGCTL_HSTSETHNPEN		BIT(10)
55 #define GOTGCTL_HNPREQ			BIT(9)
56 #define GOTGCTL_HSTNEGSCS		BIT(8)
57 #define GOTGCTL_BVALOVAL		BIT(7)
58 #define GOTGCTL_BVALOEN			BIT(6)
59 #define GOTGCTL_AVALOVAL		BIT(5)
60 #define GOTGCTL_AVALOEN			BIT(4)
61 #define GOTGCTL_VBVALOVAL		BIT(3)
62 #define GOTGCTL_VBVALOEN		BIT(2)
63 #define GOTGCTL_SESREQ			BIT(1)
64 #define GOTGCTL_SESREQSCS		BIT(0)
65 
66 #define GOTGINT				HSOTG_REG(0x004)
67 #define GOTGINT_DBNCE_DONE		BIT(19)
68 #define GOTGINT_A_DEV_TOUT_CHG		BIT(18)
69 #define GOTGINT_HST_NEG_DET		BIT(17)
70 #define GOTGINT_HST_NEG_SUC_STS_CHNG	BIT(9)
71 #define GOTGINT_SES_REQ_SUC_STS_CHNG	BIT(8)
72 #define GOTGINT_SES_END_DET		BIT(2)
73 
74 #define GAHBCFG				HSOTG_REG(0x008)
75 #define GAHBCFG_AHB_SINGLE		BIT(23)
76 #define GAHBCFG_NOTI_ALL_DMA_WRIT	BIT(22)
77 #define GAHBCFG_REM_MEM_SUPP		BIT(21)
78 #define GAHBCFG_P_TXF_EMP_LVL		BIT(8)
79 #define GAHBCFG_NP_TXF_EMP_LVL		BIT(7)
80 #define GAHBCFG_DMA_EN			BIT(5)
81 #define GAHBCFG_HBSTLEN_MASK		(0xf << 1)
82 #define GAHBCFG_HBSTLEN_SHIFT		1
83 #define GAHBCFG_HBSTLEN_SINGLE		0
84 #define GAHBCFG_HBSTLEN_INCR		1
85 #define GAHBCFG_HBSTLEN_INCR4		3
86 #define GAHBCFG_HBSTLEN_INCR8		5
87 #define GAHBCFG_HBSTLEN_INCR16		7
88 #define GAHBCFG_GLBL_INTR_EN		BIT(0)
89 #define GAHBCFG_CTRL_MASK		(GAHBCFG_P_TXF_EMP_LVL | \
90 					 GAHBCFG_NP_TXF_EMP_LVL | \
91 					 GAHBCFG_DMA_EN | \
92 					 GAHBCFG_GLBL_INTR_EN)
93 
94 #define GUSBCFG				HSOTG_REG(0x00C)
95 #define GUSBCFG_FORCEDEVMODE		BIT(30)
96 #define GUSBCFG_FORCEHOSTMODE		BIT(29)
97 #define GUSBCFG_TXENDDELAY		BIT(28)
98 #define GUSBCFG_ICTRAFFICPULLREMOVE	BIT(27)
99 #define GUSBCFG_ICUSBCAP		BIT(26)
100 #define GUSBCFG_ULPI_INT_PROT_DIS	BIT(25)
101 #define GUSBCFG_INDICATORPASSTHROUGH	BIT(24)
102 #define GUSBCFG_INDICATORCOMPLEMENT	BIT(23)
103 #define GUSBCFG_TERMSELDLPULSE		BIT(22)
104 #define GUSBCFG_ULPI_INT_VBUS_IND	BIT(21)
105 #define GUSBCFG_ULPI_EXT_VBUS_DRV	BIT(20)
106 #define GUSBCFG_ULPI_CLK_SUSP_M		BIT(19)
107 #define GUSBCFG_ULPI_AUTO_RES		BIT(18)
108 #define GUSBCFG_ULPI_FS_LS		BIT(17)
109 #define GUSBCFG_OTG_UTMI_FS_SEL		BIT(16)
110 #define GUSBCFG_PHY_LP_CLK_SEL		BIT(15)
111 #define GUSBCFG_USBTRDTIM_MASK		(0xf << 10)
112 #define GUSBCFG_USBTRDTIM_SHIFT		10
113 #define GUSBCFG_HNPCAP			BIT(9)
114 #define GUSBCFG_SRPCAP			BIT(8)
115 #define GUSBCFG_DDRSEL			BIT(7)
116 #define GUSBCFG_PHYSEL			BIT(6)
117 #define GUSBCFG_FSINTF			BIT(5)
118 #define GUSBCFG_ULPI_UTMI_SEL		BIT(4)
119 #define GUSBCFG_PHYIF16			BIT(3)
120 #define GUSBCFG_PHYIF8			(0 << 3)
121 #define GUSBCFG_TOUTCAL_MASK		(0x7 << 0)
122 #define GUSBCFG_TOUTCAL_SHIFT		0
123 #define GUSBCFG_TOUTCAL_LIMIT		0x7
124 #define GUSBCFG_TOUTCAL(_x)		((_x) << 0)
125 
126 #define GRSTCTL				HSOTG_REG(0x010)
127 #define GRSTCTL_AHBIDLE			BIT(31)
128 #define GRSTCTL_DMAREQ			BIT(30)
129 #define GRSTCTL_TXFNUM_MASK		(0x1f << 6)
130 #define GRSTCTL_TXFNUM_SHIFT		6
131 #define GRSTCTL_TXFNUM_LIMIT		0x1f
132 #define GRSTCTL_TXFNUM(_x)		((_x) << 6)
133 #define GRSTCTL_TXFFLSH			BIT(5)
134 #define GRSTCTL_RXFFLSH			BIT(4)
135 #define GRSTCTL_IN_TKNQ_FLSH		BIT(3)
136 #define GRSTCTL_FRMCNTRRST		BIT(2)
137 #define GRSTCTL_HSFTRST			BIT(1)
138 #define GRSTCTL_CSFTRST			BIT(0)
139 
140 #define GINTSTS				HSOTG_REG(0x014)
141 #define GINTMSK				HSOTG_REG(0x018)
142 #define GINTSTS_WKUPINT			BIT(31)
143 #define GINTSTS_SESSREQINT		BIT(30)
144 #define GINTSTS_DISCONNINT		BIT(29)
145 #define GINTSTS_CONIDSTSCHNG		BIT(28)
146 #define GINTSTS_LPMTRANRCVD		BIT(27)
147 #define GINTSTS_PTXFEMP			BIT(26)
148 #define GINTSTS_HCHINT			BIT(25)
149 #define GINTSTS_PRTINT			BIT(24)
150 #define GINTSTS_RESETDET		BIT(23)
151 #define GINTSTS_FET_SUSP		BIT(22)
152 #define GINTSTS_INCOMPL_IP		BIT(21)
153 #define GINTSTS_INCOMPL_SOOUT		BIT(21)
154 #define GINTSTS_INCOMPL_SOIN		BIT(20)
155 #define GINTSTS_OEPINT			BIT(19)
156 #define GINTSTS_IEPINT			BIT(18)
157 #define GINTSTS_EPMIS			BIT(17)
158 #define GINTSTS_RESTOREDONE		BIT(16)
159 #define GINTSTS_EOPF			BIT(15)
160 #define GINTSTS_ISOUTDROP		BIT(14)
161 #define GINTSTS_ENUMDONE		BIT(13)
162 #define GINTSTS_USBRST			BIT(12)
163 #define GINTSTS_USBSUSP			BIT(11)
164 #define GINTSTS_ERLYSUSP		BIT(10)
165 #define GINTSTS_I2CINT			BIT(9)
166 #define GINTSTS_ULPI_CK_INT		BIT(8)
167 #define GINTSTS_GOUTNAKEFF		BIT(7)
168 #define GINTSTS_GINNAKEFF		BIT(6)
169 #define GINTSTS_NPTXFEMP		BIT(5)
170 #define GINTSTS_RXFLVL			BIT(4)
171 #define GINTSTS_SOF			BIT(3)
172 #define GINTSTS_OTGINT			BIT(2)
173 #define GINTSTS_MODEMIS			BIT(1)
174 #define GINTSTS_CURMODE_HOST		BIT(0)
175 
176 #define GRXSTSR				HSOTG_REG(0x01C)
177 #define GRXSTSP				HSOTG_REG(0x020)
178 #define GRXSTS_FN_MASK			(0x7f << 25)
179 #define GRXSTS_FN_SHIFT			25
180 #define GRXSTS_PKTSTS_MASK		(0xf << 17)
181 #define GRXSTS_PKTSTS_SHIFT		17
182 #define GRXSTS_PKTSTS_GLOBALOUTNAK	1
183 #define GRXSTS_PKTSTS_OUTRX		2
184 #define GRXSTS_PKTSTS_HCHIN		2
185 #define GRXSTS_PKTSTS_OUTDONE		3
186 #define GRXSTS_PKTSTS_HCHIN_XFER_COMP	3
187 #define GRXSTS_PKTSTS_SETUPDONE		4
188 #define GRXSTS_PKTSTS_DATATOGGLEERR	5
189 #define GRXSTS_PKTSTS_SETUPRX		6
190 #define GRXSTS_PKTSTS_HCHHALTED		7
191 #define GRXSTS_HCHNUM_MASK		(0xf << 0)
192 #define GRXSTS_HCHNUM_SHIFT		0
193 #define GRXSTS_DPID_MASK		(0x3 << 15)
194 #define GRXSTS_DPID_SHIFT		15
195 #define GRXSTS_BYTECNT_MASK		(0x7ff << 4)
196 #define GRXSTS_BYTECNT_SHIFT		4
197 #define GRXSTS_EPNUM_MASK		(0xf << 0)
198 #define GRXSTS_EPNUM_SHIFT		0
199 
200 #define GRXFSIZ				HSOTG_REG(0x024)
201 #define GRXFSIZ_DEPTH_MASK		(0xffff << 0)
202 #define GRXFSIZ_DEPTH_SHIFT		0
203 
204 #define GNPTXFSIZ			HSOTG_REG(0x028)
205 /* Use FIFOSIZE_* constants to access this register */
206 
207 #define GNPTXSTS			HSOTG_REG(0x02C)
208 #define GNPTXSTS_NP_TXQ_TOP_MASK		(0x7f << 24)
209 #define GNPTXSTS_NP_TXQ_TOP_SHIFT		24
210 #define GNPTXSTS_NP_TXQ_SPC_AVAIL_MASK		(0xff << 16)
211 #define GNPTXSTS_NP_TXQ_SPC_AVAIL_SHIFT		16
212 #define GNPTXSTS_NP_TXQ_SPC_AVAIL_GET(_v)	(((_v) >> 16) & 0xff)
213 #define GNPTXSTS_NP_TXF_SPC_AVAIL_MASK		(0xffff << 0)
214 #define GNPTXSTS_NP_TXF_SPC_AVAIL_SHIFT		0
215 #define GNPTXSTS_NP_TXF_SPC_AVAIL_GET(_v)	(((_v) >> 0) & 0xffff)
216 
217 #define GI2CCTL				HSOTG_REG(0x0030)
218 #define GI2CCTL_BSYDNE			BIT(31)
219 #define GI2CCTL_RW			BIT(30)
220 #define GI2CCTL_I2CDATSE0		BIT(28)
221 #define GI2CCTL_I2CDEVADDR_MASK		(0x3 << 26)
222 #define GI2CCTL_I2CDEVADDR_SHIFT	26
223 #define GI2CCTL_I2CSUSPCTL		BIT(25)
224 #define GI2CCTL_ACK			BIT(24)
225 #define GI2CCTL_I2CEN			BIT(23)
226 #define GI2CCTL_ADDR_MASK		(0x7f << 16)
227 #define GI2CCTL_ADDR_SHIFT		16
228 #define GI2CCTL_REGADDR_MASK		(0xff << 8)
229 #define GI2CCTL_REGADDR_SHIFT		8
230 #define GI2CCTL_RWDATA_MASK		(0xff << 0)
231 #define GI2CCTL_RWDATA_SHIFT		0
232 
233 #define GPVNDCTL			HSOTG_REG(0x0034)
234 #define GGPIO				HSOTG_REG(0x0038)
235 #define GGPIO_STM32_OTG_GCCFG_PWRDWN	BIT(16)
236 #define GGPIO_STM32_OTG_GCCFG_VBDEN	BIT(21)
237 #define GGPIO_STM32_OTG_GCCFG_IDEN	BIT(22)
238 
239 #define GUID				HSOTG_REG(0x003c)
240 #define GSNPSID				HSOTG_REG(0x0040)
241 #define GHWCFG1				HSOTG_REG(0x0044)
242 #define GSNPSID_ID_MASK			GENMASK(31, 16)
243 
244 #define GHWCFG2				HSOTG_REG(0x0048)
245 #define GHWCFG2_OTG_ENABLE_IC_USB		BIT(31)
246 #define GHWCFG2_DEV_TOKEN_Q_DEPTH_MASK		(0x1f << 26)
247 #define GHWCFG2_DEV_TOKEN_Q_DEPTH_SHIFT		26
248 #define GHWCFG2_HOST_PERIO_TX_Q_DEPTH_MASK	(0x3 << 24)
249 #define GHWCFG2_HOST_PERIO_TX_Q_DEPTH_SHIFT	24
250 #define GHWCFG2_NONPERIO_TX_Q_DEPTH_MASK	(0x3 << 22)
251 #define GHWCFG2_NONPERIO_TX_Q_DEPTH_SHIFT	22
252 #define GHWCFG2_MULTI_PROC_INT			BIT(20)
253 #define GHWCFG2_DYNAMIC_FIFO			BIT(19)
254 #define GHWCFG2_PERIO_EP_SUPPORTED		BIT(18)
255 #define GHWCFG2_NUM_HOST_CHAN_MASK		(0xf << 14)
256 #define GHWCFG2_NUM_HOST_CHAN_SHIFT		14
257 #define GHWCFG2_NUM_DEV_EP_MASK			(0xf << 10)
258 #define GHWCFG2_NUM_DEV_EP_SHIFT		10
259 #define GHWCFG2_FS_PHY_TYPE_MASK		(0x3 << 8)
260 #define GHWCFG2_FS_PHY_TYPE_SHIFT		8
261 #define GHWCFG2_FS_PHY_TYPE_NOT_SUPPORTED	0
262 #define GHWCFG2_FS_PHY_TYPE_DEDICATED		1
263 #define GHWCFG2_FS_PHY_TYPE_SHARED_UTMI		2
264 #define GHWCFG2_FS_PHY_TYPE_SHARED_ULPI		3
265 #define GHWCFG2_HS_PHY_TYPE_MASK		(0x3 << 6)
266 #define GHWCFG2_HS_PHY_TYPE_SHIFT		6
267 #define GHWCFG2_HS_PHY_TYPE_NOT_SUPPORTED	0
268 #define GHWCFG2_HS_PHY_TYPE_UTMI		1
269 #define GHWCFG2_HS_PHY_TYPE_ULPI		2
270 #define GHWCFG2_HS_PHY_TYPE_UTMI_ULPI		3
271 #define GHWCFG2_POINT2POINT			BIT(5)
272 #define GHWCFG2_ARCHITECTURE_MASK		(0x3 << 3)
273 #define GHWCFG2_ARCHITECTURE_SHIFT		3
274 #define GHWCFG2_SLAVE_ONLY_ARCH			0
275 #define GHWCFG2_EXT_DMA_ARCH			1
276 #define GHWCFG2_INT_DMA_ARCH			2
277 #define GHWCFG2_OP_MODE_MASK			(0x7 << 0)
278 #define GHWCFG2_OP_MODE_SHIFT			0
279 #define GHWCFG2_OP_MODE_HNP_SRP_CAPABLE		0
280 #define GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE	1
281 #define GHWCFG2_OP_MODE_NO_HNP_SRP_CAPABLE	2
282 #define GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE	3
283 #define GHWCFG2_OP_MODE_NO_SRP_CAPABLE_DEVICE	4
284 #define GHWCFG2_OP_MODE_SRP_CAPABLE_HOST	5
285 #define GHWCFG2_OP_MODE_NO_SRP_CAPABLE_HOST	6
286 #define GHWCFG2_OP_MODE_UNDEFINED		7
287 
288 #define GHWCFG3				HSOTG_REG(0x004c)
289 #define GHWCFG3_DFIFO_DEPTH_MASK		(0xffff << 16)
290 #define GHWCFG3_DFIFO_DEPTH_SHIFT		16
291 #define GHWCFG3_OTG_LPM_EN			BIT(15)
292 #define GHWCFG3_BC_SUPPORT			BIT(14)
293 #define GHWCFG3_OTG_ENABLE_HSIC			BIT(13)
294 #define GHWCFG3_ADP_SUPP			BIT(12)
295 #define GHWCFG3_SYNCH_RESET_TYPE		BIT(11)
296 #define GHWCFG3_OPTIONAL_FEATURES		BIT(10)
297 #define GHWCFG3_VENDOR_CTRL_IF			BIT(9)
298 #define GHWCFG3_I2C				BIT(8)
299 #define GHWCFG3_OTG_FUNC			BIT(7)
300 #define GHWCFG3_PACKET_SIZE_CNTR_WIDTH_MASK	(0x7 << 4)
301 #define GHWCFG3_PACKET_SIZE_CNTR_WIDTH_SHIFT	4
302 #define GHWCFG3_XFER_SIZE_CNTR_WIDTH_MASK	(0xf << 0)
303 #define GHWCFG3_XFER_SIZE_CNTR_WIDTH_SHIFT	0
304 
305 #define GHWCFG4				HSOTG_REG(0x0050)
306 #define GHWCFG4_DESC_DMA_DYN			BIT(31)
307 #define GHWCFG4_DESC_DMA			BIT(30)
308 #define GHWCFG4_NUM_IN_EPS_MASK			(0xf << 26)
309 #define GHWCFG4_NUM_IN_EPS_SHIFT		26
310 #define GHWCFG4_DED_FIFO_EN			BIT(25)
311 #define GHWCFG4_DED_FIFO_SHIFT		25
312 #define GHWCFG4_SESSION_END_FILT_EN		BIT(24)
313 #define GHWCFG4_B_VALID_FILT_EN			BIT(23)
314 #define GHWCFG4_A_VALID_FILT_EN			BIT(22)
315 #define GHWCFG4_VBUS_VALID_FILT_EN		BIT(21)
316 #define GHWCFG4_IDDIG_FILT_EN			BIT(20)
317 #define GHWCFG4_NUM_DEV_MODE_CTRL_EP_MASK	(0xf << 16)
318 #define GHWCFG4_NUM_DEV_MODE_CTRL_EP_SHIFT	16
319 #define GHWCFG4_UTMI_PHY_DATA_WIDTH_MASK	(0x3 << 14)
320 #define GHWCFG4_UTMI_PHY_DATA_WIDTH_SHIFT	14
321 #define GHWCFG4_UTMI_PHY_DATA_WIDTH_8		0
322 #define GHWCFG4_UTMI_PHY_DATA_WIDTH_16		1
323 #define GHWCFG4_UTMI_PHY_DATA_WIDTH_8_OR_16	2
324 #define GHWCFG4_ACG_SUPPORTED			BIT(12)
325 #define GHWCFG4_IPG_ISOC_SUPPORTED		BIT(11)
326 #define GHWCFG4_SERVICE_INTERVAL_SUPPORTED      BIT(10)
327 #define GHWCFG4_XHIBER				BIT(7)
328 #define GHWCFG4_HIBER				BIT(6)
329 #define GHWCFG4_MIN_AHB_FREQ			BIT(5)
330 #define GHWCFG4_POWER_OPTIMIZ			BIT(4)
331 #define GHWCFG4_NUM_DEV_PERIO_IN_EP_MASK	(0xf << 0)
332 #define GHWCFG4_NUM_DEV_PERIO_IN_EP_SHIFT	0
333 
334 #define GLPMCFG				HSOTG_REG(0x0054)
335 #define GLPMCFG_INVSELHSIC		BIT(31)
336 #define GLPMCFG_HSICCON			BIT(30)
337 #define GLPMCFG_RSTRSLPSTS		BIT(29)
338 #define GLPMCFG_ENBESL			BIT(28)
339 #define GLPMCFG_LPM_RETRYCNT_STS_MASK	(0x7 << 25)
340 #define GLPMCFG_LPM_RETRYCNT_STS_SHIFT	25
341 #define GLPMCFG_SNDLPM			BIT(24)
342 #define GLPMCFG_RETRY_CNT_MASK		(0x7 << 21)
343 #define GLPMCFG_RETRY_CNT_SHIFT		21
344 #define GLPMCFG_LPM_REJECT_CTRL_CONTROL	BIT(21)
345 #define GLPMCFG_LPM_ACCEPT_CTRL_ISOC	BIT(22)
346 #define GLPMCFG_LPM_CHNL_INDX_MASK	(0xf << 17)
347 #define GLPMCFG_LPM_CHNL_INDX_SHIFT	17
348 #define GLPMCFG_L1RESUMEOK		BIT(16)
349 #define GLPMCFG_SLPSTS			BIT(15)
350 #define GLPMCFG_COREL1RES_MASK		(0x3 << 13)
351 #define GLPMCFG_COREL1RES_SHIFT		13
352 #define GLPMCFG_HIRD_THRES_MASK		(0x1f << 8)
353 #define GLPMCFG_HIRD_THRES_SHIFT	8
354 #define GLPMCFG_HIRD_THRES_EN		(0x10 << 8)
355 #define GLPMCFG_ENBLSLPM		BIT(7)
356 #define GLPMCFG_BREMOTEWAKE		BIT(6)
357 #define GLPMCFG_HIRD_MASK		(0xf << 2)
358 #define GLPMCFG_HIRD_SHIFT		2
359 #define GLPMCFG_APPL1RES		BIT(1)
360 #define GLPMCFG_LPMCAP			BIT(0)
361 
362 #define GPWRDN				HSOTG_REG(0x0058)
363 #define GPWRDN_MULT_VAL_ID_BC_MASK	(0x1f << 24)
364 #define GPWRDN_MULT_VAL_ID_BC_SHIFT	24
365 #define GPWRDN_ADP_INT			BIT(23)
366 #define GPWRDN_BSESSVLD			BIT(22)
367 #define GPWRDN_IDSTS			BIT(21)
368 #define GPWRDN_LINESTATE_MASK		(0x3 << 19)
369 #define GPWRDN_LINESTATE_SHIFT		19
370 #define GPWRDN_STS_CHGINT_MSK		BIT(18)
371 #define GPWRDN_STS_CHGINT		BIT(17)
372 #define GPWRDN_SRP_DET_MSK		BIT(16)
373 #define GPWRDN_SRP_DET			BIT(15)
374 #define GPWRDN_CONNECT_DET_MSK		BIT(14)
375 #define GPWRDN_CONNECT_DET		BIT(13)
376 #define GPWRDN_DISCONN_DET_MSK		BIT(12)
377 #define GPWRDN_DISCONN_DET		BIT(11)
378 #define GPWRDN_RST_DET_MSK		BIT(10)
379 #define GPWRDN_RST_DET			BIT(9)
380 #define GPWRDN_LNSTSCHG_MSK		BIT(8)
381 #define GPWRDN_LNSTSCHG			BIT(7)
382 #define GPWRDN_DIS_VBUS			BIT(6)
383 #define GPWRDN_PWRDNSWTCH		BIT(5)
384 #define GPWRDN_PWRDNRSTN		BIT(4)
385 #define GPWRDN_PWRDNCLMP		BIT(3)
386 #define GPWRDN_RESTORE			BIT(2)
387 #define GPWRDN_PMUACTV			BIT(1)
388 #define GPWRDN_PMUINTSEL		BIT(0)
389 
390 #define GDFIFOCFG			HSOTG_REG(0x005c)
391 #define GDFIFOCFG_EPINFOBASE_MASK	(0xffff << 16)
392 #define GDFIFOCFG_EPINFOBASE_SHIFT	16
393 #define GDFIFOCFG_GDFIFOCFG_MASK	(0xffff << 0)
394 #define GDFIFOCFG_GDFIFOCFG_SHIFT	0
395 
396 #define ADPCTL				HSOTG_REG(0x0060)
397 #define ADPCTL_AR_MASK			(0x3 << 27)
398 #define ADPCTL_AR_SHIFT			27
399 #define ADPCTL_ADP_TMOUT_INT_MSK	BIT(26)
400 #define ADPCTL_ADP_SNS_INT_MSK		BIT(25)
401 #define ADPCTL_ADP_PRB_INT_MSK		BIT(24)
402 #define ADPCTL_ADP_TMOUT_INT		BIT(23)
403 #define ADPCTL_ADP_SNS_INT		BIT(22)
404 #define ADPCTL_ADP_PRB_INT		BIT(21)
405 #define ADPCTL_ADPENA			BIT(20)
406 #define ADPCTL_ADPRES			BIT(19)
407 #define ADPCTL_ENASNS			BIT(18)
408 #define ADPCTL_ENAPRB			BIT(17)
409 #define ADPCTL_RTIM_MASK		(0x7ff << 6)
410 #define ADPCTL_RTIM_SHIFT		6
411 #define ADPCTL_PRB_PER_MASK		(0x3 << 4)
412 #define ADPCTL_PRB_PER_SHIFT		4
413 #define ADPCTL_PRB_DELTA_MASK		(0x3 << 2)
414 #define ADPCTL_PRB_DELTA_SHIFT		2
415 #define ADPCTL_PRB_DSCHRG_MASK		(0x3 << 0)
416 #define ADPCTL_PRB_DSCHRG_SHIFT		0
417 
418 #define GREFCLK				    HSOTG_REG(0x0064)
419 #define GREFCLK_REFCLKPER_MASK		    (0x1ffff << 15)
420 #define GREFCLK_REFCLKPER_SHIFT		    15
421 #define GREFCLK_REF_CLK_MODE		    BIT(14)
422 #define GREFCLK_SOF_CNT_WKUP_ALERT_MASK	    (0x3ff)
423 #define GREFCLK_SOF_CNT_WKUP_ALERT_SHIFT    0
424 
425 #define GINTMSK2			HSOTG_REG(0x0068)
426 #define GINTMSK2_WKUP_ALERT_INT_MSK	BIT(0)
427 
428 #define GINTSTS2			HSOTG_REG(0x006c)
429 #define GINTSTS2_WKUP_ALERT_INT		BIT(0)
430 
431 #define HPTXFSIZ			HSOTG_REG(0x100)
432 /* Use FIFOSIZE_* constants to access this register */
433 
434 #define DPTXFSIZN(_a)			HSOTG_REG(0x104 + (((_a) - 1) * 4))
435 /* Use FIFOSIZE_* constants to access this register */
436 
437 /* These apply to the GNPTXFSIZ, HPTXFSIZ and DPTXFSIZN registers */
438 #define FIFOSIZE_DEPTH_MASK		(0xffff << 16)
439 #define FIFOSIZE_DEPTH_SHIFT		16
440 #define FIFOSIZE_STARTADDR_MASK		(0xffff << 0)
441 #define FIFOSIZE_STARTADDR_SHIFT	0
442 #define FIFOSIZE_DEPTH_GET(_x)		(((_x) >> 16) & 0xffff)
443 
444 /* Device mode registers */
445 
446 #define DCFG				HSOTG_REG(0x800)
447 #define DCFG_DESCDMA_EN			BIT(23)
448 #define DCFG_EPMISCNT_MASK		(0x1f << 18)
449 #define DCFG_EPMISCNT_SHIFT		18
450 #define DCFG_EPMISCNT_LIMIT		0x1f
451 #define DCFG_EPMISCNT(_x)		((_x) << 18)
452 #define DCFG_IPG_ISOC_SUPPORDED		BIT(17)
453 #define DCFG_PERFRINT_MASK		(0x3 << 11)
454 #define DCFG_PERFRINT_SHIFT		11
455 #define DCFG_PERFRINT_LIMIT		0x3
456 #define DCFG_PERFRINT(_x)		((_x) << 11)
457 #define DCFG_DEVADDR_MASK		(0x7f << 4)
458 #define DCFG_DEVADDR_SHIFT		4
459 #define DCFG_DEVADDR_LIMIT		0x7f
460 #define DCFG_DEVADDR(_x)		((_x) << 4)
461 #define DCFG_NZ_STS_OUT_HSHK		BIT(2)
462 #define DCFG_DEVSPD_MASK		(0x3 << 0)
463 #define DCFG_DEVSPD_SHIFT		0
464 #define DCFG_DEVSPD_HS			0
465 #define DCFG_DEVSPD_FS			1
466 #define DCFG_DEVSPD_LS			2
467 #define DCFG_DEVSPD_FS48		3
468 
469 #define DCTL				HSOTG_REG(0x804)
470 #define DCTL_SERVICE_INTERVAL_SUPPORTED BIT(19)
471 #define DCTL_PWRONPRGDONE		BIT(11)
472 #define DCTL_CGOUTNAK			BIT(10)
473 #define DCTL_SGOUTNAK			BIT(9)
474 #define DCTL_CGNPINNAK			BIT(8)
475 #define DCTL_SGNPINNAK			BIT(7)
476 #define DCTL_TSTCTL_MASK		(0x7 << 4)
477 #define DCTL_TSTCTL_SHIFT		4
478 #define DCTL_GOUTNAKSTS			BIT(3)
479 #define DCTL_GNPINNAKSTS		BIT(2)
480 #define DCTL_SFTDISCON			BIT(1)
481 #define DCTL_RMTWKUPSIG			BIT(0)
482 
483 #define DSTS				HSOTG_REG(0x808)
484 #define DSTS_SOFFN_MASK			(0x3fff << 8)
485 #define DSTS_SOFFN_SHIFT		8
486 #define DSTS_SOFFN_LIMIT		0x3fff
487 #define DSTS_SOFFN(_x)			((_x) << 8)
488 #define DSTS_ERRATICERR			BIT(3)
489 #define DSTS_ENUMSPD_MASK		(0x3 << 1)
490 #define DSTS_ENUMSPD_SHIFT		1
491 #define DSTS_ENUMSPD_HS			0
492 #define DSTS_ENUMSPD_FS			1
493 #define DSTS_ENUMSPD_LS			2
494 #define DSTS_ENUMSPD_FS48		3
495 #define DSTS_SUSPSTS			BIT(0)
496 
497 #define DIEPMSK				HSOTG_REG(0x810)
498 #define DIEPMSK_NAKMSK			BIT(13)
499 #define DIEPMSK_BNAININTRMSK		BIT(9)
500 #define DIEPMSK_TXFIFOUNDRNMSK		BIT(8)
501 #define DIEPMSK_TXFIFOEMPTY		BIT(7)
502 #define DIEPMSK_INEPNAKEFFMSK		BIT(6)
503 #define DIEPMSK_INTKNEPMISMSK		BIT(5)
504 #define DIEPMSK_INTKNTXFEMPMSK		BIT(4)
505 #define DIEPMSK_TIMEOUTMSK		BIT(3)
506 #define DIEPMSK_AHBERRMSK		BIT(2)
507 #define DIEPMSK_EPDISBLDMSK		BIT(1)
508 #define DIEPMSK_XFERCOMPLMSK		BIT(0)
509 
510 #define DOEPMSK				HSOTG_REG(0x814)
511 #define DOEPMSK_BNAMSK			BIT(9)
512 #define DOEPMSK_BACK2BACKSETUP		BIT(6)
513 #define DOEPMSK_STSPHSERCVDMSK		BIT(5)
514 #define DOEPMSK_OUTTKNEPDISMSK		BIT(4)
515 #define DOEPMSK_SETUPMSK		BIT(3)
516 #define DOEPMSK_AHBERRMSK		BIT(2)
517 #define DOEPMSK_EPDISBLDMSK		BIT(1)
518 #define DOEPMSK_XFERCOMPLMSK		BIT(0)
519 
520 #define DAINT				HSOTG_REG(0x818)
521 #define DAINTMSK			HSOTG_REG(0x81C)
522 #define DAINT_OUTEP_SHIFT		16
523 #define DAINT_OUTEP(_x)			(1 << ((_x) + 16))
524 #define DAINT_INEP(_x)			(1 << (_x))
525 
526 #define DTKNQR1				HSOTG_REG(0x820)
527 #define DTKNQR2				HSOTG_REG(0x824)
528 #define DTKNQR3				HSOTG_REG(0x830)
529 #define DTKNQR4				HSOTG_REG(0x834)
530 #define DIEPEMPMSK			HSOTG_REG(0x834)
531 
532 #define DVBUSDIS			HSOTG_REG(0x828)
533 #define DVBUSPULSE			HSOTG_REG(0x82C)
534 
535 #define DIEPCTL0			HSOTG_REG(0x900)
536 #define DIEPCTL(_a)			HSOTG_REG(0x900 + ((_a) * 0x20))
537 
538 #define DOEPCTL0			HSOTG_REG(0xB00)
539 #define DOEPCTL(_a)			HSOTG_REG(0xB00 + ((_a) * 0x20))
540 
541 /* EP0 specialness:
542  * bits[29..28] - reserved (no SetD0PID, SetD1PID)
543  * bits[25..22] - should always be zero, this isn't a periodic endpoint
544  * bits[10..0]  - MPS setting different for EP0
545  */
546 #define D0EPCTL_MPS_MASK		(0x3 << 0)
547 #define D0EPCTL_MPS_SHIFT		0
548 #define D0EPCTL_MPS_64			0
549 #define D0EPCTL_MPS_32			1
550 #define D0EPCTL_MPS_16			2
551 #define D0EPCTL_MPS_8			3
552 
553 #define DXEPCTL_EPENA			BIT(31)
554 #define DXEPCTL_EPDIS			BIT(30)
555 #define DXEPCTL_SETD1PID		BIT(29)
556 #define DXEPCTL_SETODDFR		BIT(29)
557 #define DXEPCTL_SETD0PID		BIT(28)
558 #define DXEPCTL_SETEVENFR		BIT(28)
559 #define DXEPCTL_SNAK			BIT(27)
560 #define DXEPCTL_CNAK			BIT(26)
561 #define DXEPCTL_TXFNUM_MASK		(0xf << 22)
562 #define DXEPCTL_TXFNUM_SHIFT		22
563 #define DXEPCTL_TXFNUM_LIMIT		0xf
564 #define DXEPCTL_TXFNUM(_x)		((_x) << 22)
565 #define DXEPCTL_STALL			BIT(21)
566 #define DXEPCTL_SNP			BIT(20)
567 #define DXEPCTL_EPTYPE_MASK		(0x3 << 18)
568 #define DXEPCTL_EPTYPE_CONTROL		(0x0 << 18)
569 #define DXEPCTL_EPTYPE_ISO		(0x1 << 18)
570 #define DXEPCTL_EPTYPE_BULK		(0x2 << 18)
571 #define DXEPCTL_EPTYPE_INTERRUPT	(0x3 << 18)
572 
573 #define DXEPCTL_NAKSTS			BIT(17)
574 #define DXEPCTL_DPID			BIT(16)
575 #define DXEPCTL_EOFRNUM			BIT(16)
576 #define DXEPCTL_USBACTEP		BIT(15)
577 #define DXEPCTL_NEXTEP_MASK		(0xf << 11)
578 #define DXEPCTL_NEXTEP_SHIFT		11
579 #define DXEPCTL_NEXTEP_LIMIT		0xf
580 #define DXEPCTL_NEXTEP(_x)		((_x) << 11)
581 #define DXEPCTL_MPS_MASK		(0x7ff << 0)
582 #define DXEPCTL_MPS_SHIFT		0
583 #define DXEPCTL_MPS_LIMIT		0x7ff
584 #define DXEPCTL_MPS(_x)			((_x) << 0)
585 
586 #define DIEPINT(_a)			HSOTG_REG(0x908 + ((_a) * 0x20))
587 #define DOEPINT(_a)			HSOTG_REG(0xB08 + ((_a) * 0x20))
588 #define DXEPINT_SETUP_RCVD		BIT(15)
589 #define DXEPINT_NYETINTRPT		BIT(14)
590 #define DXEPINT_NAKINTRPT		BIT(13)
591 #define DXEPINT_BBLEERRINTRPT		BIT(12)
592 #define DXEPINT_PKTDRPSTS		BIT(11)
593 #define DXEPINT_BNAINTR			BIT(9)
594 #define DXEPINT_TXFIFOUNDRN		BIT(8)
595 #define DXEPINT_OUTPKTERR		BIT(8)
596 #define DXEPINT_TXFEMP			BIT(7)
597 #define DXEPINT_INEPNAKEFF		BIT(6)
598 #define DXEPINT_BACK2BACKSETUP		BIT(6)
599 #define DXEPINT_INTKNEPMIS		BIT(5)
600 #define DXEPINT_STSPHSERCVD		BIT(5)
601 #define DXEPINT_INTKNTXFEMP		BIT(4)
602 #define DXEPINT_OUTTKNEPDIS		BIT(4)
603 #define DXEPINT_TIMEOUT			BIT(3)
604 #define DXEPINT_SETUP			BIT(3)
605 #define DXEPINT_AHBERR			BIT(2)
606 #define DXEPINT_EPDISBLD		BIT(1)
607 #define DXEPINT_XFERCOMPL		BIT(0)
608 
609 #define DIEPTSIZ0			HSOTG_REG(0x910)
610 #define DIEPTSIZ0_PKTCNT_MASK		(0x3 << 19)
611 #define DIEPTSIZ0_PKTCNT_SHIFT		19
612 #define DIEPTSIZ0_PKTCNT_LIMIT		0x3
613 #define DIEPTSIZ0_PKTCNT(_x)		((_x) << 19)
614 #define DIEPTSIZ0_XFERSIZE_MASK		(0x7f << 0)
615 #define DIEPTSIZ0_XFERSIZE_SHIFT	0
616 #define DIEPTSIZ0_XFERSIZE_LIMIT	0x7f
617 #define DIEPTSIZ0_XFERSIZE(_x)		((_x) << 0)
618 
619 #define DOEPTSIZ0			HSOTG_REG(0xB10)
620 #define DOEPTSIZ0_SUPCNT_MASK		(0x3 << 29)
621 #define DOEPTSIZ0_SUPCNT_SHIFT		29
622 #define DOEPTSIZ0_SUPCNT_LIMIT		0x3
623 #define DOEPTSIZ0_SUPCNT(_x)		((_x) << 29)
624 #define DOEPTSIZ0_PKTCNT		BIT(19)
625 #define DOEPTSIZ0_XFERSIZE_MASK		(0x7f << 0)
626 #define DOEPTSIZ0_XFERSIZE_SHIFT	0
627 
628 #define DIEPTSIZ(_a)			HSOTG_REG(0x910 + ((_a) * 0x20))
629 #define DOEPTSIZ(_a)			HSOTG_REG(0xB10 + ((_a) * 0x20))
630 #define DXEPTSIZ_MC_MASK		(0x3 << 29)
631 #define DXEPTSIZ_MC_SHIFT		29
632 #define DXEPTSIZ_MC_LIMIT		0x3
633 #define DXEPTSIZ_MC(_x)			((_x) << 29)
634 #define DXEPTSIZ_PKTCNT_MASK		(0x3ff << 19)
635 #define DXEPTSIZ_PKTCNT_SHIFT		19
636 #define DXEPTSIZ_PKTCNT_LIMIT		0x3ff
637 #define DXEPTSIZ_PKTCNT_GET(_v)		(((_v) >> 19) & 0x3ff)
638 #define DXEPTSIZ_PKTCNT(_x)		((_x) << 19)
639 #define DXEPTSIZ_XFERSIZE_MASK		(0x7ffff << 0)
640 #define DXEPTSIZ_XFERSIZE_SHIFT		0
641 #define DXEPTSIZ_XFERSIZE_LIMIT		0x7ffff
642 #define DXEPTSIZ_XFERSIZE_GET(_v)	(((_v) >> 0) & 0x7ffff)
643 #define DXEPTSIZ_XFERSIZE(_x)		((_x) << 0)
644 
645 #define DIEPDMA(_a)			HSOTG_REG(0x914 + ((_a) * 0x20))
646 #define DOEPDMA(_a)			HSOTG_REG(0xB14 + ((_a) * 0x20))
647 
648 #define DTXFSTS(_a)			HSOTG_REG(0x918 + ((_a) * 0x20))
649 
650 #define PCGCTL				HSOTG_REG(0x0e00)
651 #define PCGCTL_IF_DEV_MODE		BIT(31)
652 #define PCGCTL_P2HD_PRT_SPD_MASK	(0x3 << 29)
653 #define PCGCTL_P2HD_PRT_SPD_SHIFT	29
654 #define PCGCTL_P2HD_DEV_ENUM_SPD_MASK	(0x3 << 27)
655 #define PCGCTL_P2HD_DEV_ENUM_SPD_SHIFT	27
656 #define PCGCTL_MAC_DEV_ADDR_MASK	(0x7f << 20)
657 #define PCGCTL_MAC_DEV_ADDR_SHIFT	20
658 #define PCGCTL_MAX_TERMSEL		BIT(19)
659 #define PCGCTL_MAX_XCVRSELECT_MASK	(0x3 << 17)
660 #define PCGCTL_MAX_XCVRSELECT_SHIFT	17
661 #define PCGCTL_PORT_POWER		BIT(16)
662 #define PCGCTL_PRT_CLK_SEL_MASK		(0x3 << 14)
663 #define PCGCTL_PRT_CLK_SEL_SHIFT	14
664 #define PCGCTL_ESS_REG_RESTORED		BIT(13)
665 #define PCGCTL_EXTND_HIBER_SWITCH	BIT(12)
666 #define PCGCTL_EXTND_HIBER_PWRCLMP	BIT(11)
667 #define PCGCTL_ENBL_EXTND_HIBER		BIT(10)
668 #define PCGCTL_RESTOREMODE		BIT(9)
669 #define PCGCTL_RESETAFTSUSP		BIT(8)
670 #define PCGCTL_DEEP_SLEEP		BIT(7)
671 #define PCGCTL_PHY_IN_SLEEP		BIT(6)
672 #define PCGCTL_ENBL_SLEEP_GATING	BIT(5)
673 #define PCGCTL_RSTPDWNMODULE		BIT(3)
674 #define PCGCTL_PWRCLMP			BIT(2)
675 #define PCGCTL_GATEHCLK			BIT(1)
676 #define PCGCTL_STOPPCLK			BIT(0)
677 
678 #define PCGCCTL1                        HSOTG_REG(0xe04)
679 #define PCGCCTL1_TIMER                  (0x3 << 1)
680 #define PCGCCTL1_GATEEN                 BIT(0)
681 
682 #define EPFIFO(_a)			HSOTG_REG(0x1000 + ((_a) * 0x1000))
683 
684 /* Host Mode Registers */
685 
686 #define HCFG				HSOTG_REG(0x0400)
687 #define HCFG_MODECHTIMEN		BIT(31)
688 #define HCFG_PERSCHEDENA		BIT(26)
689 #define HCFG_FRLISTEN_MASK		(0x3 << 24)
690 #define HCFG_FRLISTEN_SHIFT		24
691 #define HCFG_FRLISTEN_8				(0 << 24)
692 #define FRLISTEN_8_SIZE				8
693 #define HCFG_FRLISTEN_16			BIT(24)
694 #define FRLISTEN_16_SIZE			16
695 #define HCFG_FRLISTEN_32			(2 << 24)
696 #define FRLISTEN_32_SIZE			32
697 #define HCFG_FRLISTEN_64			(3 << 24)
698 #define FRLISTEN_64_SIZE			64
699 #define HCFG_DESCDMA			BIT(23)
700 #define HCFG_RESVALID_MASK		(0xff << 8)
701 #define HCFG_RESVALID_SHIFT		8
702 #define HCFG_ENA32KHZ			BIT(7)
703 #define HCFG_FSLSSUPP			BIT(2)
704 #define HCFG_FSLSPCLKSEL_MASK		(0x3 << 0)
705 #define HCFG_FSLSPCLKSEL_SHIFT		0
706 #define HCFG_FSLSPCLKSEL_30_60_MHZ	0
707 #define HCFG_FSLSPCLKSEL_48_MHZ		1
708 #define HCFG_FSLSPCLKSEL_6_MHZ		2
709 
710 #define HFIR				HSOTG_REG(0x0404)
711 #define HFIR_FRINT_MASK			(0xffff << 0)
712 #define HFIR_FRINT_SHIFT		0
713 #define HFIR_RLDCTRL			BIT(16)
714 
715 #define HFNUM				HSOTG_REG(0x0408)
716 #define HFNUM_FRREM_MASK		(0xffff << 16)
717 #define HFNUM_FRREM_SHIFT		16
718 #define HFNUM_FRNUM_MASK		(0xffff << 0)
719 #define HFNUM_FRNUM_SHIFT		0
720 #define HFNUM_MAX_FRNUM			0x3fff
721 
722 #define HPTXSTS				HSOTG_REG(0x0410)
723 #define TXSTS_QTOP_ODD			BIT(31)
724 #define TXSTS_QTOP_CHNEP_MASK		(0xf << 27)
725 #define TXSTS_QTOP_CHNEP_SHIFT		27
726 #define TXSTS_QTOP_TOKEN_MASK		(0x3 << 25)
727 #define TXSTS_QTOP_TOKEN_SHIFT		25
728 #define TXSTS_QTOP_TERMINATE		BIT(24)
729 #define TXSTS_QSPCAVAIL_MASK		(0xff << 16)
730 #define TXSTS_QSPCAVAIL_SHIFT		16
731 #define TXSTS_FSPCAVAIL_MASK		(0xffff << 0)
732 #define TXSTS_FSPCAVAIL_SHIFT		0
733 
734 #define HAINT				HSOTG_REG(0x0414)
735 #define HAINTMSK			HSOTG_REG(0x0418)
736 #define HFLBADDR			HSOTG_REG(0x041c)
737 
738 #define HPRT0				HSOTG_REG(0x0440)
739 #define HPRT0_SPD_MASK			(0x3 << 17)
740 #define HPRT0_SPD_SHIFT			17
741 #define HPRT0_SPD_HIGH_SPEED		0
742 #define HPRT0_SPD_FULL_SPEED		1
743 #define HPRT0_SPD_LOW_SPEED		2
744 #define HPRT0_TSTCTL_MASK		(0xf << 13)
745 #define HPRT0_TSTCTL_SHIFT		13
746 #define HPRT0_PWR			BIT(12)
747 #define HPRT0_LNSTS_MASK		(0x3 << 10)
748 #define HPRT0_LNSTS_SHIFT		10
749 #define HPRT0_RST			BIT(8)
750 #define HPRT0_SUSP			BIT(7)
751 #define HPRT0_RES			BIT(6)
752 #define HPRT0_OVRCURRCHG		BIT(5)
753 #define HPRT0_OVRCURRACT		BIT(4)
754 #define HPRT0_ENACHG			BIT(3)
755 #define HPRT0_ENA			BIT(2)
756 #define HPRT0_CONNDET			BIT(1)
757 #define HPRT0_CONNSTS			BIT(0)
758 
759 #define HCCHAR(_ch)			HSOTG_REG(0x0500 + 0x20 * (_ch))
760 #define HCCHAR_CHENA			BIT(31)
761 #define HCCHAR_CHDIS			BIT(30)
762 #define HCCHAR_ODDFRM			BIT(29)
763 #define HCCHAR_DEVADDR_MASK		(0x7f << 22)
764 #define HCCHAR_DEVADDR_SHIFT		22
765 #define HCCHAR_MULTICNT_MASK		(0x3 << 20)
766 #define HCCHAR_MULTICNT_SHIFT		20
767 #define HCCHAR_EPTYPE_MASK		(0x3 << 18)
768 #define HCCHAR_EPTYPE_SHIFT		18
769 #define HCCHAR_LSPDDEV			BIT(17)
770 #define HCCHAR_EPDIR			BIT(15)
771 #define HCCHAR_EPNUM_MASK		(0xf << 11)
772 #define HCCHAR_EPNUM_SHIFT		11
773 #define HCCHAR_MPS_MASK			(0x7ff << 0)
774 #define HCCHAR_MPS_SHIFT		0
775 
776 #define HCSPLT(_ch)			HSOTG_REG(0x0504 + 0x20 * (_ch))
777 #define HCSPLT_SPLTENA			BIT(31)
778 #define HCSPLT_COMPSPLT			BIT(16)
779 #define HCSPLT_XACTPOS_MASK		(0x3 << 14)
780 #define HCSPLT_XACTPOS_SHIFT		14
781 #define HCSPLT_XACTPOS_MID		0
782 #define HCSPLT_XACTPOS_END		1
783 #define HCSPLT_XACTPOS_BEGIN		2
784 #define HCSPLT_XACTPOS_ALL		3
785 #define HCSPLT_HUBADDR_MASK		(0x7f << 7)
786 #define HCSPLT_HUBADDR_SHIFT		7
787 #define HCSPLT_PRTADDR_MASK		(0x7f << 0)
788 #define HCSPLT_PRTADDR_SHIFT		0
789 
790 #define HCINT(_ch)			HSOTG_REG(0x0508 + 0x20 * (_ch))
791 #define HCINTMSK(_ch)			HSOTG_REG(0x050c + 0x20 * (_ch))
792 #define HCINTMSK_RESERVED14_31		(0x3ffff << 14)
793 #define HCINTMSK_FRM_LIST_ROLL		BIT(13)
794 #define HCINTMSK_XCS_XACT		BIT(12)
795 #define HCINTMSK_BNA			BIT(11)
796 #define HCINTMSK_DATATGLERR		BIT(10)
797 #define HCINTMSK_FRMOVRUN		BIT(9)
798 #define HCINTMSK_BBLERR			BIT(8)
799 #define HCINTMSK_XACTERR		BIT(7)
800 #define HCINTMSK_NYET			BIT(6)
801 #define HCINTMSK_ACK			BIT(5)
802 #define HCINTMSK_NAK			BIT(4)
803 #define HCINTMSK_STALL			BIT(3)
804 #define HCINTMSK_AHBERR			BIT(2)
805 #define HCINTMSK_CHHLTD			BIT(1)
806 #define HCINTMSK_XFERCOMPL		BIT(0)
807 
808 #define HCTSIZ(_ch)			HSOTG_REG(0x0510 + 0x20 * (_ch))
809 #define TSIZ_DOPNG			BIT(31)
810 #define TSIZ_SC_MC_PID_MASK		(0x3 << 29)
811 #define TSIZ_SC_MC_PID_SHIFT		29
812 #define TSIZ_SC_MC_PID_DATA0		0
813 #define TSIZ_SC_MC_PID_DATA2		1
814 #define TSIZ_SC_MC_PID_DATA1		2
815 #define TSIZ_SC_MC_PID_MDATA		3
816 #define TSIZ_SC_MC_PID_SETUP		3
817 #define TSIZ_PKTCNT_MASK		(0x3ff << 19)
818 #define TSIZ_PKTCNT_SHIFT		19
819 #define TSIZ_NTD_MASK			(0xff << 8)
820 #define TSIZ_NTD_SHIFT			8
821 #define TSIZ_SCHINFO_MASK		(0xff << 0)
822 #define TSIZ_SCHINFO_SHIFT		0
823 #define TSIZ_XFERSIZE_MASK		(0x7ffff << 0)
824 #define TSIZ_XFERSIZE_SHIFT		0
825 
826 #define HCDMA(_ch)			HSOTG_REG(0x0514 + 0x20 * (_ch))
827 
828 #define HCDMAB(_ch)			HSOTG_REG(0x051c + 0x20 * (_ch))
829 
830 #define HCFIFO(_ch)			HSOTG_REG(0x1000 + 0x1000 * (_ch))
831 
832 /**
833  * struct dwc2_dma_desc - DMA descriptor structure,
834  * used for both host and gadget modes
835  *
836  * @status: DMA descriptor status quadlet
837  * @buf:    DMA descriptor data buffer pointer
838  *
839  * DMA Descriptor structure contains two quadlets:
840  * Status quadlet and Data buffer pointer.
841  */
842 struct dwc2_dma_desc {
843 	u32 status;
844 	u32 buf;
845 } __packed;
846 
847 /* Host Mode DMA descriptor status quadlet */
848 
849 #define HOST_DMA_A			BIT(31)
850 #define HOST_DMA_STS_MASK		(0x3 << 28)
851 #define HOST_DMA_STS_SHIFT		28
852 #define HOST_DMA_STS_PKTERR		BIT(28)
853 #define HOST_DMA_EOL			BIT(26)
854 #define HOST_DMA_IOC			BIT(25)
855 #define HOST_DMA_SUP			BIT(24)
856 #define HOST_DMA_ALT_QTD		BIT(23)
857 #define HOST_DMA_QTD_OFFSET_MASK	(0x3f << 17)
858 #define HOST_DMA_QTD_OFFSET_SHIFT	17
859 #define HOST_DMA_ISOC_NBYTES_MASK	(0xfff << 0)
860 #define HOST_DMA_ISOC_NBYTES_SHIFT	0
861 #define HOST_DMA_NBYTES_MASK		(0x1ffff << 0)
862 #define HOST_DMA_NBYTES_SHIFT		0
863 #define HOST_DMA_NBYTES_LIMIT		131071
864 
865 /* Device Mode DMA descriptor status quadlet */
866 
867 #define DEV_DMA_BUFF_STS_MASK		(0x3 << 30)
868 #define DEV_DMA_BUFF_STS_SHIFT		30
869 #define DEV_DMA_BUFF_STS_HREADY		0
870 #define DEV_DMA_BUFF_STS_DMABUSY	1
871 #define DEV_DMA_BUFF_STS_DMADONE	2
872 #define DEV_DMA_BUFF_STS_HBUSY		3
873 #define DEV_DMA_STS_MASK		(0x3 << 28)
874 #define DEV_DMA_STS_SHIFT		28
875 #define DEV_DMA_STS_SUCC		0
876 #define DEV_DMA_STS_BUFF_FLUSH		1
877 #define DEV_DMA_STS_BUFF_ERR		3
878 #define DEV_DMA_L			BIT(27)
879 #define DEV_DMA_SHORT			BIT(26)
880 #define DEV_DMA_IOC			BIT(25)
881 #define DEV_DMA_SR			BIT(24)
882 #define DEV_DMA_MTRF			BIT(23)
883 #define DEV_DMA_ISOC_PID_MASK		(0x3 << 23)
884 #define DEV_DMA_ISOC_PID_SHIFT		23
885 #define DEV_DMA_ISOC_PID_DATA0		0
886 #define DEV_DMA_ISOC_PID_DATA2		1
887 #define DEV_DMA_ISOC_PID_DATA1		2
888 #define DEV_DMA_ISOC_PID_MDATA		3
889 #define DEV_DMA_ISOC_FRNUM_MASK		(0x7ff << 12)
890 #define DEV_DMA_ISOC_FRNUM_SHIFT	12
891 #define DEV_DMA_ISOC_TX_NBYTES_MASK	(0xfff << 0)
892 #define DEV_DMA_ISOC_TX_NBYTES_LIMIT	0xfff
893 #define DEV_DMA_ISOC_RX_NBYTES_MASK	(0x7ff << 0)
894 #define DEV_DMA_ISOC_RX_NBYTES_LIMIT	0x7ff
895 #define DEV_DMA_ISOC_NBYTES_SHIFT	0
896 #define DEV_DMA_NBYTES_MASK		(0xffff << 0)
897 #define DEV_DMA_NBYTES_SHIFT		0
898 #define DEV_DMA_NBYTES_LIMIT		0xffff
899 
900 #define MAX_DMA_DESC_NUM_GENERIC	64
901 #define MAX_DMA_DESC_NUM_HS_ISOC	256
902 
903 #endif /* __DWC2_HW_H__ */
904