xref: /linux/drivers/net/wireless/intel/iwlwifi/pcie/tx.c (revision 3bdab16c55f57a24245c97d707241dd9b48d1a91)
1 /******************************************************************************
2  *
3  * This file is provided under a dual BSD/GPLv2 license.  When using or
4  * redistributing this file, you may do so under either license.
5  *
6  * GPL LICENSE SUMMARY
7  *
8  * Copyright(c) 2003 - 2014 Intel Corporation. All rights reserved.
9  * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
10  * Copyright(c) 2016 - 2017 Intel Deutschland GmbH
11  * Copyright(c) 2018 - 2019 Intel Corporation
12  *
13  * This program is free software; you can redistribute it and/or modify it
14  * under the terms of version 2 of the GNU General Public License as
15  * published by the Free Software Foundation.
16  *
17  * This program is distributed in the hope that it will be useful, but WITHOUT
18  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
19  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
20  * more details.
21  *
22  * The full GNU General Public License is included in this distribution in the
23  * file called COPYING.
24  *
25  * Contact Information:
26  *  Intel Linux Wireless <linuxwifi@intel.com>
27  * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
28  *
29  * BSD LICENSE
30  *
31  * Copyright(c) 2003 - 2014 Intel Corporation. All rights reserved.
32  * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
33  * Copyright(c) 2016 - 2017 Intel Deutschland GmbH
34  * Copyright(c) 2018 - 2019 Intel Corporation
35  * All rights reserved.
36  *
37  * Redistribution and use in source and binary forms, with or without
38  * modification, are permitted provided that the following conditions
39  * are met:
40  *
41  *  * Redistributions of source code must retain the above copyright
42  *    notice, this list of conditions and the following disclaimer.
43  *  * Redistributions in binary form must reproduce the above copyright
44  *    notice, this list of conditions and the following disclaimer in
45  *    the documentation and/or other materials provided with the
46  *    distribution.
47  *  * Neither the name Intel Corporation nor the names of its
48  *    contributors may be used to endorse or promote products derived
49  *    from this software without specific prior written permission.
50  *
51  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
52  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
53  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
54  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
55  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
56  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
57  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
58  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
59  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
60  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
61  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
62  *
63  *****************************************************************************/
64 #include <linux/etherdevice.h>
65 #include <linux/ieee80211.h>
66 #include <linux/slab.h>
67 #include <linux/sched.h>
68 #include <linux/pm_runtime.h>
69 #include <net/ip6_checksum.h>
70 #include <net/tso.h>
71 
72 #include "iwl-debug.h"
73 #include "iwl-csr.h"
74 #include "iwl-prph.h"
75 #include "iwl-io.h"
76 #include "iwl-scd.h"
77 #include "iwl-op-mode.h"
78 #include "internal.h"
79 #include "fw/api/tx.h"
80 
81 #define IWL_TX_CRC_SIZE 4
82 #define IWL_TX_DELIMITER_SIZE 4
83 
84 /*************** DMA-QUEUE-GENERAL-FUNCTIONS  *****
85  * DMA services
86  *
87  * Theory of operation
88  *
89  * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
90  * of buffer descriptors, each of which points to one or more data buffers for
91  * the device to read from or fill.  Driver and device exchange status of each
92  * queue via "read" and "write" pointers.  Driver keeps minimum of 2 empty
93  * entries in each circular buffer, to protect against confusing empty and full
94  * queue states.
95  *
96  * The device reads or writes the data in the queues via the device's several
97  * DMA/FIFO channels.  Each queue is mapped to a single DMA channel.
98  *
99  * For Tx queue, there are low mark and high mark limits. If, after queuing
100  * the packet for Tx, free space become < low mark, Tx queue stopped. When
101  * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
102  * Tx queue resumed.
103  *
104  ***************************************************/
105 
106 int iwl_queue_space(struct iwl_trans *trans, const struct iwl_txq *q)
107 {
108 	unsigned int max;
109 	unsigned int used;
110 
111 	/*
112 	 * To avoid ambiguity between empty and completely full queues, there
113 	 * should always be less than max_tfd_queue_size elements in the queue.
114 	 * If q->n_window is smaller than max_tfd_queue_size, there is no need
115 	 * to reserve any queue entries for this purpose.
116 	 */
117 	if (q->n_window < trans->cfg->base_params->max_tfd_queue_size)
118 		max = q->n_window;
119 	else
120 		max = trans->cfg->base_params->max_tfd_queue_size - 1;
121 
122 	/*
123 	 * max_tfd_queue_size is a power of 2, so the following is equivalent to
124 	 * modulo by max_tfd_queue_size and is well defined.
125 	 */
126 	used = (q->write_ptr - q->read_ptr) &
127 		(trans->cfg->base_params->max_tfd_queue_size - 1);
128 
129 	if (WARN_ON(used > max))
130 		return 0;
131 
132 	return max - used;
133 }
134 
135 /*
136  * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
137  */
138 static int iwl_queue_init(struct iwl_txq *q, int slots_num)
139 {
140 	q->n_window = slots_num;
141 
142 	/* slots_num must be power-of-two size, otherwise
143 	 * iwl_pcie_get_cmd_index is broken. */
144 	if (WARN_ON(!is_power_of_2(slots_num)))
145 		return -EINVAL;
146 
147 	q->low_mark = q->n_window / 4;
148 	if (q->low_mark < 4)
149 		q->low_mark = 4;
150 
151 	q->high_mark = q->n_window / 8;
152 	if (q->high_mark < 2)
153 		q->high_mark = 2;
154 
155 	q->write_ptr = 0;
156 	q->read_ptr = 0;
157 
158 	return 0;
159 }
160 
161 int iwl_pcie_alloc_dma_ptr(struct iwl_trans *trans,
162 			   struct iwl_dma_ptr *ptr, size_t size)
163 {
164 	if (WARN_ON(ptr->addr))
165 		return -EINVAL;
166 
167 	ptr->addr = dma_alloc_coherent(trans->dev, size,
168 				       &ptr->dma, GFP_KERNEL);
169 	if (!ptr->addr)
170 		return -ENOMEM;
171 	ptr->size = size;
172 	return 0;
173 }
174 
175 void iwl_pcie_free_dma_ptr(struct iwl_trans *trans, struct iwl_dma_ptr *ptr)
176 {
177 	if (unlikely(!ptr->addr))
178 		return;
179 
180 	dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
181 	memset(ptr, 0, sizeof(*ptr));
182 }
183 
184 static void iwl_pcie_txq_stuck_timer(struct timer_list *t)
185 {
186 	struct iwl_txq *txq = from_timer(txq, t, stuck_timer);
187 	struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
188 	struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);
189 
190 	spin_lock(&txq->lock);
191 	/* check if triggered erroneously */
192 	if (txq->read_ptr == txq->write_ptr) {
193 		spin_unlock(&txq->lock);
194 		return;
195 	}
196 	spin_unlock(&txq->lock);
197 
198 	iwl_trans_pcie_log_scd_error(trans, txq);
199 
200 	iwl_force_nmi(trans);
201 }
202 
203 /*
204  * iwl_pcie_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
205  */
206 static void iwl_pcie_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
207 					     struct iwl_txq *txq, u16 byte_cnt,
208 					     int num_tbs)
209 {
210 	struct iwlagn_scd_bc_tbl *scd_bc_tbl;
211 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
212 	int write_ptr = txq->write_ptr;
213 	int txq_id = txq->id;
214 	u8 sec_ctl = 0;
215 	u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
216 	__le16 bc_ent;
217 	struct iwl_tx_cmd *tx_cmd =
218 		(void *)txq->entries[txq->write_ptr].cmd->payload;
219 	u8 sta_id = tx_cmd->sta_id;
220 
221 	scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
222 
223 	sec_ctl = tx_cmd->sec_ctl;
224 
225 	switch (sec_ctl & TX_CMD_SEC_MSK) {
226 	case TX_CMD_SEC_CCM:
227 		len += IEEE80211_CCMP_MIC_LEN;
228 		break;
229 	case TX_CMD_SEC_TKIP:
230 		len += IEEE80211_TKIP_ICV_LEN;
231 		break;
232 	case TX_CMD_SEC_WEP:
233 		len += IEEE80211_WEP_IV_LEN + IEEE80211_WEP_ICV_LEN;
234 		break;
235 	}
236 	if (trans_pcie->bc_table_dword)
237 		len = DIV_ROUND_UP(len, 4);
238 
239 	if (WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX))
240 		return;
241 
242 	bc_ent = cpu_to_le16(len | (sta_id << 12));
243 
244 	scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
245 
246 	if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
247 		scd_bc_tbl[txq_id].
248 			tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
249 }
250 
251 static void iwl_pcie_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
252 					    struct iwl_txq *txq)
253 {
254 	struct iwl_trans_pcie *trans_pcie =
255 		IWL_TRANS_GET_PCIE_TRANS(trans);
256 	struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
257 	int txq_id = txq->id;
258 	int read_ptr = txq->read_ptr;
259 	u8 sta_id = 0;
260 	__le16 bc_ent;
261 	struct iwl_tx_cmd *tx_cmd =
262 		(void *)txq->entries[read_ptr].cmd->payload;
263 
264 	WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
265 
266 	if (txq_id != trans_pcie->cmd_queue)
267 		sta_id = tx_cmd->sta_id;
268 
269 	bc_ent = cpu_to_le16(1 | (sta_id << 12));
270 
271 	scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
272 
273 	if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
274 		scd_bc_tbl[txq_id].
275 			tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
276 }
277 
278 /*
279  * iwl_pcie_txq_inc_wr_ptr - Send new write index to hardware
280  */
281 static void iwl_pcie_txq_inc_wr_ptr(struct iwl_trans *trans,
282 				    struct iwl_txq *txq)
283 {
284 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
285 	u32 reg = 0;
286 	int txq_id = txq->id;
287 
288 	lockdep_assert_held(&txq->lock);
289 
290 	/*
291 	 * explicitly wake up the NIC if:
292 	 * 1. shadow registers aren't enabled
293 	 * 2. NIC is woken up for CMD regardless of shadow outside this function
294 	 * 3. there is a chance that the NIC is asleep
295 	 */
296 	if (!trans->cfg->base_params->shadow_reg_enable &&
297 	    txq_id != trans_pcie->cmd_queue &&
298 	    test_bit(STATUS_TPOWER_PMI, &trans->status)) {
299 		/*
300 		 * wake up nic if it's powered down ...
301 		 * uCode will wake up, and interrupt us again, so next
302 		 * time we'll skip this part.
303 		 */
304 		reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
305 
306 		if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
307 			IWL_DEBUG_INFO(trans, "Tx queue %d requesting wakeup, GP1 = 0x%x\n",
308 				       txq_id, reg);
309 			iwl_set_bit(trans, CSR_GP_CNTRL,
310 				    BIT(trans->cfg->csr->flag_mac_access_req));
311 			txq->need_update = true;
312 			return;
313 		}
314 	}
315 
316 	/*
317 	 * if not in power-save mode, uCode will never sleep when we're
318 	 * trying to tx (during RFKILL, we're not trying to tx).
319 	 */
320 	IWL_DEBUG_TX(trans, "Q:%d WR: 0x%x\n", txq_id, txq->write_ptr);
321 	if (!txq->block)
322 		iwl_write32(trans, HBUS_TARG_WRPTR,
323 			    txq->write_ptr | (txq_id << 8));
324 }
325 
326 void iwl_pcie_txq_check_wrptrs(struct iwl_trans *trans)
327 {
328 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
329 	int i;
330 
331 	for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
332 		struct iwl_txq *txq = trans_pcie->txq[i];
333 
334 		if (!test_bit(i, trans_pcie->queue_used))
335 			continue;
336 
337 		spin_lock_bh(&txq->lock);
338 		if (txq->need_update) {
339 			iwl_pcie_txq_inc_wr_ptr(trans, txq);
340 			txq->need_update = false;
341 		}
342 		spin_unlock_bh(&txq->lock);
343 	}
344 }
345 
346 static inline dma_addr_t iwl_pcie_tfd_tb_get_addr(struct iwl_trans *trans,
347 						  void *_tfd, u8 idx)
348 {
349 
350 	if (trans->cfg->use_tfh) {
351 		struct iwl_tfh_tfd *tfd = _tfd;
352 		struct iwl_tfh_tb *tb = &tfd->tbs[idx];
353 
354 		return (dma_addr_t)(le64_to_cpu(tb->addr));
355 	} else {
356 		struct iwl_tfd *tfd = _tfd;
357 		struct iwl_tfd_tb *tb = &tfd->tbs[idx];
358 		dma_addr_t addr = get_unaligned_le32(&tb->lo);
359 		dma_addr_t hi_len;
360 
361 		if (sizeof(dma_addr_t) <= sizeof(u32))
362 			return addr;
363 
364 		hi_len = le16_to_cpu(tb->hi_n_len) & 0xF;
365 
366 		/*
367 		 * shift by 16 twice to avoid warnings on 32-bit
368 		 * (where this code never runs anyway due to the
369 		 * if statement above)
370 		 */
371 		return addr | ((hi_len << 16) << 16);
372 	}
373 }
374 
375 static inline void iwl_pcie_tfd_set_tb(struct iwl_trans *trans, void *tfd,
376 				       u8 idx, dma_addr_t addr, u16 len)
377 {
378 	struct iwl_tfd *tfd_fh = (void *)tfd;
379 	struct iwl_tfd_tb *tb = &tfd_fh->tbs[idx];
380 
381 	u16 hi_n_len = len << 4;
382 
383 	put_unaligned_le32(addr, &tb->lo);
384 	hi_n_len |= iwl_get_dma_hi_addr(addr);
385 
386 	tb->hi_n_len = cpu_to_le16(hi_n_len);
387 
388 	tfd_fh->num_tbs = idx + 1;
389 }
390 
391 static inline u8 iwl_pcie_tfd_get_num_tbs(struct iwl_trans *trans, void *_tfd)
392 {
393 	if (trans->cfg->use_tfh) {
394 		struct iwl_tfh_tfd *tfd = _tfd;
395 
396 		return le16_to_cpu(tfd->num_tbs) & 0x1f;
397 	} else {
398 		struct iwl_tfd *tfd = _tfd;
399 
400 		return tfd->num_tbs & 0x1f;
401 	}
402 }
403 
404 static void iwl_pcie_tfd_unmap(struct iwl_trans *trans,
405 			       struct iwl_cmd_meta *meta,
406 			       struct iwl_txq *txq, int index)
407 {
408 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
409 	int i, num_tbs;
410 	void *tfd = iwl_pcie_get_tfd(trans, txq, index);
411 
412 	/* Sanity check on number of chunks */
413 	num_tbs = iwl_pcie_tfd_get_num_tbs(trans, tfd);
414 
415 	if (num_tbs > trans_pcie->max_tbs) {
416 		IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
417 		/* @todo issue fatal error, it is quite serious situation */
418 		return;
419 	}
420 
421 	/* first TB is never freed - it's the bidirectional DMA data */
422 
423 	for (i = 1; i < num_tbs; i++) {
424 		if (meta->tbs & BIT(i))
425 			dma_unmap_page(trans->dev,
426 				       iwl_pcie_tfd_tb_get_addr(trans, tfd, i),
427 				       iwl_pcie_tfd_tb_get_len(trans, tfd, i),
428 				       DMA_TO_DEVICE);
429 		else
430 			dma_unmap_single(trans->dev,
431 					 iwl_pcie_tfd_tb_get_addr(trans, tfd,
432 								  i),
433 					 iwl_pcie_tfd_tb_get_len(trans, tfd,
434 								 i),
435 					 DMA_TO_DEVICE);
436 	}
437 
438 	if (trans->cfg->use_tfh) {
439 		struct iwl_tfh_tfd *tfd_fh = (void *)tfd;
440 
441 		tfd_fh->num_tbs = 0;
442 	} else {
443 		struct iwl_tfd *tfd_fh = (void *)tfd;
444 
445 		tfd_fh->num_tbs = 0;
446 	}
447 
448 }
449 
450 /*
451  * iwl_pcie_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
452  * @trans - transport private data
453  * @txq - tx queue
454  * @dma_dir - the direction of the DMA mapping
455  *
456  * Does NOT advance any TFD circular buffer read/write indexes
457  * Does NOT free the TFD itself (which is within circular buffer)
458  */
459 void iwl_pcie_txq_free_tfd(struct iwl_trans *trans, struct iwl_txq *txq)
460 {
461 	/* rd_ptr is bounded by TFD_QUEUE_SIZE_MAX and
462 	 * idx is bounded by n_window
463 	 */
464 	int rd_ptr = txq->read_ptr;
465 	int idx = iwl_pcie_get_cmd_index(txq, rd_ptr);
466 
467 	lockdep_assert_held(&txq->lock);
468 
469 	/* We have only q->n_window txq->entries, but we use
470 	 * TFD_QUEUE_SIZE_MAX tfds
471 	 */
472 	iwl_pcie_tfd_unmap(trans, &txq->entries[idx].meta, txq, rd_ptr);
473 
474 	/* free SKB */
475 	if (txq->entries) {
476 		struct sk_buff *skb;
477 
478 		skb = txq->entries[idx].skb;
479 
480 		/* Can be called from irqs-disabled context
481 		 * If skb is not NULL, it means that the whole queue is being
482 		 * freed and that the queue is not empty - free the skb
483 		 */
484 		if (skb) {
485 			iwl_op_mode_free_skb(trans->op_mode, skb);
486 			txq->entries[idx].skb = NULL;
487 		}
488 	}
489 }
490 
491 static int iwl_pcie_txq_build_tfd(struct iwl_trans *trans, struct iwl_txq *txq,
492 				  dma_addr_t addr, u16 len, bool reset)
493 {
494 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
495 	void *tfd;
496 	u32 num_tbs;
497 
498 	tfd = txq->tfds + trans_pcie->tfd_size * txq->write_ptr;
499 
500 	if (reset)
501 		memset(tfd, 0, trans_pcie->tfd_size);
502 
503 	num_tbs = iwl_pcie_tfd_get_num_tbs(trans, tfd);
504 
505 	/* Each TFD can point to a maximum max_tbs Tx buffers */
506 	if (num_tbs >= trans_pcie->max_tbs) {
507 		IWL_ERR(trans, "Error can not send more than %d chunks\n",
508 			trans_pcie->max_tbs);
509 		return -EINVAL;
510 	}
511 
512 	if (WARN(addr & ~IWL_TX_DMA_MASK,
513 		 "Unaligned address = %llx\n", (unsigned long long)addr))
514 		return -EINVAL;
515 
516 	iwl_pcie_tfd_set_tb(trans, tfd, num_tbs, addr, len);
517 
518 	return num_tbs;
519 }
520 
521 int iwl_pcie_txq_alloc(struct iwl_trans *trans, struct iwl_txq *txq,
522 		       int slots_num, bool cmd_queue)
523 {
524 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
525 	size_t tfd_sz = trans_pcie->tfd_size *
526 		trans->cfg->base_params->max_tfd_queue_size;
527 	size_t tb0_buf_sz;
528 	int i;
529 
530 	if (WARN_ON(txq->entries || txq->tfds))
531 		return -EINVAL;
532 
533 	if (trans->cfg->use_tfh)
534 		tfd_sz = trans_pcie->tfd_size * slots_num;
535 
536 	timer_setup(&txq->stuck_timer, iwl_pcie_txq_stuck_timer, 0);
537 	txq->trans_pcie = trans_pcie;
538 
539 	txq->n_window = slots_num;
540 
541 	txq->entries = kcalloc(slots_num,
542 			       sizeof(struct iwl_pcie_txq_entry),
543 			       GFP_KERNEL);
544 
545 	if (!txq->entries)
546 		goto error;
547 
548 	if (cmd_queue)
549 		for (i = 0; i < slots_num; i++) {
550 			txq->entries[i].cmd =
551 				kmalloc(sizeof(struct iwl_device_cmd),
552 					GFP_KERNEL);
553 			if (!txq->entries[i].cmd)
554 				goto error;
555 		}
556 
557 	/* Circular buffer of transmit frame descriptors (TFDs),
558 	 * shared with device */
559 	txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
560 				       &txq->dma_addr, GFP_KERNEL);
561 	if (!txq->tfds)
562 		goto error;
563 
564 	BUILD_BUG_ON(IWL_FIRST_TB_SIZE_ALIGN != sizeof(*txq->first_tb_bufs));
565 
566 	tb0_buf_sz = sizeof(*txq->first_tb_bufs) * slots_num;
567 
568 	txq->first_tb_bufs = dma_alloc_coherent(trans->dev, tb0_buf_sz,
569 					      &txq->first_tb_dma,
570 					      GFP_KERNEL);
571 	if (!txq->first_tb_bufs)
572 		goto err_free_tfds;
573 
574 	return 0;
575 err_free_tfds:
576 	dma_free_coherent(trans->dev, tfd_sz, txq->tfds, txq->dma_addr);
577 error:
578 	if (txq->entries && cmd_queue)
579 		for (i = 0; i < slots_num; i++)
580 			kfree(txq->entries[i].cmd);
581 	kfree(txq->entries);
582 	txq->entries = NULL;
583 
584 	return -ENOMEM;
585 
586 }
587 
588 int iwl_pcie_txq_init(struct iwl_trans *trans, struct iwl_txq *txq,
589 		      int slots_num, bool cmd_queue)
590 {
591 	int ret;
592 	u32 tfd_queue_max_size = trans->cfg->base_params->max_tfd_queue_size;
593 
594 	txq->need_update = false;
595 
596 	/* max_tfd_queue_size must be power-of-two size, otherwise
597 	 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
598 	if (WARN_ONCE(tfd_queue_max_size & (tfd_queue_max_size - 1),
599 		      "Max tfd queue size must be a power of two, but is %d",
600 		      tfd_queue_max_size))
601 		return -EINVAL;
602 
603 	/* Initialize queue's high/low-water marks, and head/tail indexes */
604 	ret = iwl_queue_init(txq, slots_num);
605 	if (ret)
606 		return ret;
607 
608 	spin_lock_init(&txq->lock);
609 
610 	if (cmd_queue) {
611 		static struct lock_class_key iwl_pcie_cmd_queue_lock_class;
612 
613 		lockdep_set_class(&txq->lock, &iwl_pcie_cmd_queue_lock_class);
614 	}
615 
616 	__skb_queue_head_init(&txq->overflow_q);
617 
618 	return 0;
619 }
620 
621 void iwl_pcie_free_tso_page(struct iwl_trans_pcie *trans_pcie,
622 			    struct sk_buff *skb)
623 {
624 	struct page **page_ptr;
625 
626 	page_ptr = (void *)((u8 *)skb->cb + trans_pcie->page_offs);
627 
628 	if (*page_ptr) {
629 		__free_page(*page_ptr);
630 		*page_ptr = NULL;
631 	}
632 }
633 
634 static void iwl_pcie_clear_cmd_in_flight(struct iwl_trans *trans)
635 {
636 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
637 
638 	lockdep_assert_held(&trans_pcie->reg_lock);
639 
640 	if (trans_pcie->ref_cmd_in_flight) {
641 		trans_pcie->ref_cmd_in_flight = false;
642 		IWL_DEBUG_RPM(trans, "clear ref_cmd_in_flight - unref\n");
643 		iwl_trans_unref(trans);
644 	}
645 
646 	if (!trans->cfg->base_params->apmg_wake_up_wa)
647 		return;
648 	if (WARN_ON(!trans_pcie->cmd_hold_nic_awake))
649 		return;
650 
651 	trans_pcie->cmd_hold_nic_awake = false;
652 	__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
653 				   BIT(trans->cfg->csr->flag_mac_access_req));
654 }
655 
656 /*
657  * iwl_pcie_txq_unmap -  Unmap any remaining DMA mappings and free skb's
658  */
659 static void iwl_pcie_txq_unmap(struct iwl_trans *trans, int txq_id)
660 {
661 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
662 	struct iwl_txq *txq = trans_pcie->txq[txq_id];
663 
664 	spin_lock_bh(&txq->lock);
665 	while (txq->write_ptr != txq->read_ptr) {
666 		IWL_DEBUG_TX_REPLY(trans, "Q %d Free %d\n",
667 				   txq_id, txq->read_ptr);
668 
669 		if (txq_id != trans_pcie->cmd_queue) {
670 			struct sk_buff *skb = txq->entries[txq->read_ptr].skb;
671 
672 			if (WARN_ON_ONCE(!skb))
673 				continue;
674 
675 			iwl_pcie_free_tso_page(trans_pcie, skb);
676 		}
677 		iwl_pcie_txq_free_tfd(trans, txq);
678 		txq->read_ptr = iwl_queue_inc_wrap(trans, txq->read_ptr);
679 
680 		if (txq->read_ptr == txq->write_ptr) {
681 			unsigned long flags;
682 
683 			spin_lock_irqsave(&trans_pcie->reg_lock, flags);
684 			if (txq_id != trans_pcie->cmd_queue) {
685 				IWL_DEBUG_RPM(trans, "Q %d - last tx freed\n",
686 					      txq->id);
687 				iwl_trans_unref(trans);
688 			} else {
689 				iwl_pcie_clear_cmd_in_flight(trans);
690 			}
691 			spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
692 		}
693 	}
694 
695 	while (!skb_queue_empty(&txq->overflow_q)) {
696 		struct sk_buff *skb = __skb_dequeue(&txq->overflow_q);
697 
698 		iwl_op_mode_free_skb(trans->op_mode, skb);
699 	}
700 
701 	spin_unlock_bh(&txq->lock);
702 
703 	/* just in case - this queue may have been stopped */
704 	iwl_wake_queue(trans, txq);
705 }
706 
707 /*
708  * iwl_pcie_txq_free - Deallocate DMA queue.
709  * @txq: Transmit queue to deallocate.
710  *
711  * Empty queue by removing and destroying all BD's.
712  * Free all buffers.
713  * 0-fill, but do not free "txq" descriptor structure.
714  */
715 static void iwl_pcie_txq_free(struct iwl_trans *trans, int txq_id)
716 {
717 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
718 	struct iwl_txq *txq = trans_pcie->txq[txq_id];
719 	struct device *dev = trans->dev;
720 	int i;
721 
722 	if (WARN_ON(!txq))
723 		return;
724 
725 	iwl_pcie_txq_unmap(trans, txq_id);
726 
727 	/* De-alloc array of command/tx buffers */
728 	if (txq_id == trans_pcie->cmd_queue)
729 		for (i = 0; i < txq->n_window; i++) {
730 			kzfree(txq->entries[i].cmd);
731 			kzfree(txq->entries[i].free_buf);
732 		}
733 
734 	/* De-alloc circular buffer of TFDs */
735 	if (txq->tfds) {
736 		dma_free_coherent(dev,
737 				  trans_pcie->tfd_size *
738 				  trans->cfg->base_params->max_tfd_queue_size,
739 				  txq->tfds, txq->dma_addr);
740 		txq->dma_addr = 0;
741 		txq->tfds = NULL;
742 
743 		dma_free_coherent(dev,
744 				  sizeof(*txq->first_tb_bufs) * txq->n_window,
745 				  txq->first_tb_bufs, txq->first_tb_dma);
746 	}
747 
748 	kfree(txq->entries);
749 	txq->entries = NULL;
750 
751 	del_timer_sync(&txq->stuck_timer);
752 
753 	/* 0-fill queue descriptor structure */
754 	memset(txq, 0, sizeof(*txq));
755 }
756 
757 void iwl_pcie_tx_start(struct iwl_trans *trans, u32 scd_base_addr)
758 {
759 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
760 	int nq = trans->cfg->base_params->num_of_queues;
761 	int chan;
762 	u32 reg_val;
763 	int clear_dwords = (SCD_TRANS_TBL_OFFSET_QUEUE(nq) -
764 				SCD_CONTEXT_MEM_LOWER_BOUND) / sizeof(u32);
765 
766 	/* make sure all queue are not stopped/used */
767 	memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
768 	memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
769 
770 	trans_pcie->scd_base_addr =
771 		iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
772 
773 	WARN_ON(scd_base_addr != 0 &&
774 		scd_base_addr != trans_pcie->scd_base_addr);
775 
776 	/* reset context data, TX status and translation data */
777 	iwl_trans_write_mem(trans, trans_pcie->scd_base_addr +
778 				   SCD_CONTEXT_MEM_LOWER_BOUND,
779 			    NULL, clear_dwords);
780 
781 	iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
782 		       trans_pcie->scd_bc_tbls.dma >> 10);
783 
784 	/* The chain extension of the SCD doesn't work well. This feature is
785 	 * enabled by default by the HW, so we need to disable it manually.
786 	 */
787 	if (trans->cfg->base_params->scd_chain_ext_wa)
788 		iwl_write_prph(trans, SCD_CHAINEXT_EN, 0);
789 
790 	iwl_trans_ac_txq_enable(trans, trans_pcie->cmd_queue,
791 				trans_pcie->cmd_fifo,
792 				trans_pcie->cmd_q_wdg_timeout);
793 
794 	/* Activate all Tx DMA/FIFO channels */
795 	iwl_scd_activate_fifos(trans);
796 
797 	/* Enable DMA channel */
798 	for (chan = 0; chan < FH_TCSR_CHNL_NUM; chan++)
799 		iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
800 				   FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
801 				   FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
802 
803 	/* Update FH chicken bits */
804 	reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
805 	iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
806 			   reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
807 
808 	/* Enable L1-Active */
809 	if (trans->cfg->device_family < IWL_DEVICE_FAMILY_8000)
810 		iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
811 				    APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
812 }
813 
814 void iwl_trans_pcie_tx_reset(struct iwl_trans *trans)
815 {
816 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
817 	int txq_id;
818 
819 	/*
820 	 * we should never get here in gen2 trans mode return early to avoid
821 	 * having invalid accesses
822 	 */
823 	if (WARN_ON_ONCE(trans->cfg->gen2))
824 		return;
825 
826 	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
827 	     txq_id++) {
828 		struct iwl_txq *txq = trans_pcie->txq[txq_id];
829 		if (trans->cfg->use_tfh)
830 			iwl_write_direct64(trans,
831 					   FH_MEM_CBBC_QUEUE(trans, txq_id),
832 					   txq->dma_addr);
833 		else
834 			iwl_write_direct32(trans,
835 					   FH_MEM_CBBC_QUEUE(trans, txq_id),
836 					   txq->dma_addr >> 8);
837 		iwl_pcie_txq_unmap(trans, txq_id);
838 		txq->read_ptr = 0;
839 		txq->write_ptr = 0;
840 	}
841 
842 	/* Tell NIC where to find the "keep warm" buffer */
843 	iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
844 			   trans_pcie->kw.dma >> 4);
845 
846 	/*
847 	 * Send 0 as the scd_base_addr since the device may have be reset
848 	 * while we were in WoWLAN in which case SCD_SRAM_BASE_ADDR will
849 	 * contain garbage.
850 	 */
851 	iwl_pcie_tx_start(trans, 0);
852 }
853 
854 static void iwl_pcie_tx_stop_fh(struct iwl_trans *trans)
855 {
856 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
857 	unsigned long flags;
858 	int ch, ret;
859 	u32 mask = 0;
860 
861 	spin_lock(&trans_pcie->irq_lock);
862 
863 	if (!iwl_trans_grab_nic_access(trans, &flags))
864 		goto out;
865 
866 	/* Stop each Tx DMA channel */
867 	for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
868 		iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
869 		mask |= FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch);
870 	}
871 
872 	/* Wait for DMA channels to be idle */
873 	ret = iwl_poll_bit(trans, FH_TSSR_TX_STATUS_REG, mask, mask, 5000);
874 	if (ret < 0)
875 		IWL_ERR(trans,
876 			"Failing on timeout while stopping DMA channel %d [0x%08x]\n",
877 			ch, iwl_read32(trans, FH_TSSR_TX_STATUS_REG));
878 
879 	iwl_trans_release_nic_access(trans, &flags);
880 
881 out:
882 	spin_unlock(&trans_pcie->irq_lock);
883 }
884 
885 /*
886  * iwl_pcie_tx_stop - Stop all Tx DMA channels
887  */
888 int iwl_pcie_tx_stop(struct iwl_trans *trans)
889 {
890 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
891 	int txq_id;
892 
893 	/* Turn off all Tx DMA fifos */
894 	iwl_scd_deactivate_fifos(trans);
895 
896 	/* Turn off all Tx DMA channels */
897 	iwl_pcie_tx_stop_fh(trans);
898 
899 	/*
900 	 * This function can be called before the op_mode disabled the
901 	 * queues. This happens when we have an rfkill interrupt.
902 	 * Since we stop Tx altogether - mark the queues as stopped.
903 	 */
904 	memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
905 	memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
906 
907 	/* This can happen: start_hw, stop_device */
908 	if (!trans_pcie->txq_memory)
909 		return 0;
910 
911 	/* Unmap DMA from host system and free skb's */
912 	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
913 	     txq_id++)
914 		iwl_pcie_txq_unmap(trans, txq_id);
915 
916 	return 0;
917 }
918 
919 /*
920  * iwl_trans_tx_free - Free TXQ Context
921  *
922  * Destroy all TX DMA queues and structures
923  */
924 void iwl_pcie_tx_free(struct iwl_trans *trans)
925 {
926 	int txq_id;
927 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
928 
929 	memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
930 
931 	/* Tx queues */
932 	if (trans_pcie->txq_memory) {
933 		for (txq_id = 0;
934 		     txq_id < trans->cfg->base_params->num_of_queues;
935 		     txq_id++) {
936 			iwl_pcie_txq_free(trans, txq_id);
937 			trans_pcie->txq[txq_id] = NULL;
938 		}
939 	}
940 
941 	kfree(trans_pcie->txq_memory);
942 	trans_pcie->txq_memory = NULL;
943 
944 	iwl_pcie_free_dma_ptr(trans, &trans_pcie->kw);
945 
946 	iwl_pcie_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
947 }
948 
949 /*
950  * iwl_pcie_tx_alloc - allocate TX context
951  * Allocate all Tx DMA structures and initialize them
952  */
953 static int iwl_pcie_tx_alloc(struct iwl_trans *trans)
954 {
955 	int ret;
956 	int txq_id, slots_num;
957 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
958 	u16 bc_tbls_size = trans->cfg->base_params->num_of_queues;
959 
960 	bc_tbls_size *= (trans->cfg->device_family >= IWL_DEVICE_FAMILY_22560) ?
961 		sizeof(struct iwl_gen3_bc_tbl) :
962 		sizeof(struct iwlagn_scd_bc_tbl);
963 
964 	/*It is not allowed to alloc twice, so warn when this happens.
965 	 * We cannot rely on the previous allocation, so free and fail */
966 	if (WARN_ON(trans_pcie->txq_memory)) {
967 		ret = -EINVAL;
968 		goto error;
969 	}
970 
971 	ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
972 				     bc_tbls_size);
973 	if (ret) {
974 		IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
975 		goto error;
976 	}
977 
978 	/* Alloc keep-warm buffer */
979 	ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
980 	if (ret) {
981 		IWL_ERR(trans, "Keep Warm allocation failed\n");
982 		goto error;
983 	}
984 
985 	trans_pcie->txq_memory = kcalloc(trans->cfg->base_params->num_of_queues,
986 					 sizeof(struct iwl_txq), GFP_KERNEL);
987 	if (!trans_pcie->txq_memory) {
988 		IWL_ERR(trans, "Not enough memory for txq\n");
989 		ret = -ENOMEM;
990 		goto error;
991 	}
992 
993 	/* Alloc and init all Tx queues, including the command queue (#4/#9) */
994 	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
995 	     txq_id++) {
996 		bool cmd_queue = (txq_id == trans_pcie->cmd_queue);
997 
998 		if (cmd_queue)
999 			slots_num = max_t(u32, IWL_CMD_QUEUE_SIZE,
1000 					  trans->cfg->min_txq_size);
1001 		else
1002 			slots_num = max_t(u32, IWL_DEFAULT_QUEUE_SIZE,
1003 					  trans->cfg->min_256_ba_txq_size);
1004 		trans_pcie->txq[txq_id] = &trans_pcie->txq_memory[txq_id];
1005 		ret = iwl_pcie_txq_alloc(trans, trans_pcie->txq[txq_id],
1006 					 slots_num, cmd_queue);
1007 		if (ret) {
1008 			IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
1009 			goto error;
1010 		}
1011 		trans_pcie->txq[txq_id]->id = txq_id;
1012 	}
1013 
1014 	return 0;
1015 
1016 error:
1017 	iwl_pcie_tx_free(trans);
1018 
1019 	return ret;
1020 }
1021 
1022 int iwl_pcie_tx_init(struct iwl_trans *trans)
1023 {
1024 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1025 	int ret;
1026 	int txq_id, slots_num;
1027 	bool alloc = false;
1028 
1029 	if (!trans_pcie->txq_memory) {
1030 		ret = iwl_pcie_tx_alloc(trans);
1031 		if (ret)
1032 			goto error;
1033 		alloc = true;
1034 	}
1035 
1036 	spin_lock(&trans_pcie->irq_lock);
1037 
1038 	/* Turn off all Tx DMA fifos */
1039 	iwl_scd_deactivate_fifos(trans);
1040 
1041 	/* Tell NIC where to find the "keep warm" buffer */
1042 	iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
1043 			   trans_pcie->kw.dma >> 4);
1044 
1045 	spin_unlock(&trans_pcie->irq_lock);
1046 
1047 	/* Alloc and init all Tx queues, including the command queue (#4/#9) */
1048 	for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
1049 	     txq_id++) {
1050 		bool cmd_queue = (txq_id == trans_pcie->cmd_queue);
1051 
1052 		if (cmd_queue)
1053 			slots_num = max_t(u32, IWL_CMD_QUEUE_SIZE,
1054 					  trans->cfg->min_txq_size);
1055 		else
1056 			slots_num = max_t(u32, IWL_DEFAULT_QUEUE_SIZE,
1057 					  trans->cfg->min_256_ba_txq_size);
1058 		ret = iwl_pcie_txq_init(trans, trans_pcie->txq[txq_id],
1059 					slots_num, cmd_queue);
1060 		if (ret) {
1061 			IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
1062 			goto error;
1063 		}
1064 
1065 		/*
1066 		 * Tell nic where to find circular buffer of TFDs for a
1067 		 * given Tx queue, and enable the DMA channel used for that
1068 		 * queue.
1069 		 * Circular buffer (TFD queue in DRAM) physical base address
1070 		 */
1071 		iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(trans, txq_id),
1072 				   trans_pcie->txq[txq_id]->dma_addr >> 8);
1073 	}
1074 
1075 	iwl_set_bits_prph(trans, SCD_GP_CTRL, SCD_GP_CTRL_AUTO_ACTIVE_MODE);
1076 	if (trans->cfg->base_params->num_of_queues > 20)
1077 		iwl_set_bits_prph(trans, SCD_GP_CTRL,
1078 				  SCD_GP_CTRL_ENABLE_31_QUEUES);
1079 
1080 	return 0;
1081 error:
1082 	/*Upon error, free only if we allocated something */
1083 	if (alloc)
1084 		iwl_pcie_tx_free(trans);
1085 	return ret;
1086 }
1087 
1088 static inline void iwl_pcie_txq_progress(struct iwl_txq *txq)
1089 {
1090 	lockdep_assert_held(&txq->lock);
1091 
1092 	if (!txq->wd_timeout)
1093 		return;
1094 
1095 	/*
1096 	 * station is asleep and we send data - that must
1097 	 * be uAPSD or PS-Poll. Don't rearm the timer.
1098 	 */
1099 	if (txq->frozen)
1100 		return;
1101 
1102 	/*
1103 	 * if empty delete timer, otherwise move timer forward
1104 	 * since we're making progress on this queue
1105 	 */
1106 	if (txq->read_ptr == txq->write_ptr)
1107 		del_timer(&txq->stuck_timer);
1108 	else
1109 		mod_timer(&txq->stuck_timer, jiffies + txq->wd_timeout);
1110 }
1111 
1112 /* Frees buffers until index _not_ inclusive */
1113 void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
1114 			    struct sk_buff_head *skbs)
1115 {
1116 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1117 	struct iwl_txq *txq = trans_pcie->txq[txq_id];
1118 	int tfd_num = iwl_pcie_get_cmd_index(txq, ssn);
1119 	int read_ptr = iwl_pcie_get_cmd_index(txq, txq->read_ptr);
1120 	int last_to_free;
1121 
1122 	/* This function is not meant to release cmd queue*/
1123 	if (WARN_ON(txq_id == trans_pcie->cmd_queue))
1124 		return;
1125 
1126 	spin_lock_bh(&txq->lock);
1127 
1128 	if (!test_bit(txq_id, trans_pcie->queue_used)) {
1129 		IWL_DEBUG_TX_QUEUES(trans, "Q %d inactive - ignoring idx %d\n",
1130 				    txq_id, ssn);
1131 		goto out;
1132 	}
1133 
1134 	if (read_ptr == tfd_num)
1135 		goto out;
1136 
1137 	IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
1138 			   txq_id, txq->read_ptr, tfd_num, ssn);
1139 
1140 	/*Since we free until index _not_ inclusive, the one before index is
1141 	 * the last we will free. This one must be used */
1142 	last_to_free = iwl_queue_dec_wrap(trans, tfd_num);
1143 
1144 	if (!iwl_queue_used(txq, last_to_free)) {
1145 		IWL_ERR(trans,
1146 			"%s: Read index for txq id (%d), last_to_free %d is out of range [0-%d] %d %d.\n",
1147 			__func__, txq_id, last_to_free,
1148 			trans->cfg->base_params->max_tfd_queue_size,
1149 			txq->write_ptr, txq->read_ptr);
1150 		goto out;
1151 	}
1152 
1153 	if (WARN_ON(!skb_queue_empty(skbs)))
1154 		goto out;
1155 
1156 	for (;
1157 	     read_ptr != tfd_num;
1158 	     txq->read_ptr = iwl_queue_inc_wrap(trans, txq->read_ptr),
1159 	     read_ptr = iwl_pcie_get_cmd_index(txq, txq->read_ptr)) {
1160 		struct sk_buff *skb = txq->entries[read_ptr].skb;
1161 
1162 		if (WARN_ON_ONCE(!skb))
1163 			continue;
1164 
1165 		iwl_pcie_free_tso_page(trans_pcie, skb);
1166 
1167 		__skb_queue_tail(skbs, skb);
1168 
1169 		txq->entries[read_ptr].skb = NULL;
1170 
1171 		if (!trans->cfg->use_tfh)
1172 			iwl_pcie_txq_inval_byte_cnt_tbl(trans, txq);
1173 
1174 		iwl_pcie_txq_free_tfd(trans, txq);
1175 	}
1176 
1177 	iwl_pcie_txq_progress(txq);
1178 
1179 	if (iwl_queue_space(trans, txq) > txq->low_mark &&
1180 	    test_bit(txq_id, trans_pcie->queue_stopped)) {
1181 		struct sk_buff_head overflow_skbs;
1182 
1183 		__skb_queue_head_init(&overflow_skbs);
1184 		skb_queue_splice_init(&txq->overflow_q, &overflow_skbs);
1185 
1186 		/*
1187 		 * We are going to transmit from the overflow queue.
1188 		 * Remember this state so that wait_for_txq_empty will know we
1189 		 * are adding more packets to the TFD queue. It cannot rely on
1190 		 * the state of &txq->overflow_q, as we just emptied it, but
1191 		 * haven't TXed the content yet.
1192 		 */
1193 		txq->overflow_tx = true;
1194 
1195 		/*
1196 		 * This is tricky: we are in reclaim path which is non
1197 		 * re-entrant, so noone will try to take the access the
1198 		 * txq data from that path. We stopped tx, so we can't
1199 		 * have tx as well. Bottom line, we can unlock and re-lock
1200 		 * later.
1201 		 */
1202 		spin_unlock_bh(&txq->lock);
1203 
1204 		while (!skb_queue_empty(&overflow_skbs)) {
1205 			struct sk_buff *skb = __skb_dequeue(&overflow_skbs);
1206 			struct iwl_device_cmd *dev_cmd_ptr;
1207 
1208 			dev_cmd_ptr = *(void **)((u8 *)skb->cb +
1209 						 trans_pcie->dev_cmd_offs);
1210 
1211 			/*
1212 			 * Note that we can very well be overflowing again.
1213 			 * In that case, iwl_queue_space will be small again
1214 			 * and we won't wake mac80211's queue.
1215 			 */
1216 			iwl_trans_tx(trans, skb, dev_cmd_ptr, txq_id);
1217 		}
1218 
1219 		if (iwl_queue_space(trans, txq) > txq->low_mark)
1220 			iwl_wake_queue(trans, txq);
1221 
1222 		spin_lock_bh(&txq->lock);
1223 		txq->overflow_tx = false;
1224 	}
1225 
1226 	if (txq->read_ptr == txq->write_ptr) {
1227 		IWL_DEBUG_RPM(trans, "Q %d - last tx reclaimed\n", txq->id);
1228 		iwl_trans_unref(trans);
1229 	}
1230 
1231 out:
1232 	spin_unlock_bh(&txq->lock);
1233 }
1234 
1235 static int iwl_pcie_set_cmd_in_flight(struct iwl_trans *trans,
1236 				      const struct iwl_host_cmd *cmd)
1237 {
1238 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1239 	const struct iwl_cfg *cfg = trans->cfg;
1240 	int ret;
1241 
1242 	lockdep_assert_held(&trans_pcie->reg_lock);
1243 
1244 	/* Make sure the NIC is still alive in the bus */
1245 	if (test_bit(STATUS_TRANS_DEAD, &trans->status))
1246 		return -ENODEV;
1247 
1248 	if (!(cmd->flags & CMD_SEND_IN_IDLE) &&
1249 	    !trans_pcie->ref_cmd_in_flight) {
1250 		trans_pcie->ref_cmd_in_flight = true;
1251 		IWL_DEBUG_RPM(trans, "set ref_cmd_in_flight - ref\n");
1252 		iwl_trans_ref(trans);
1253 	}
1254 
1255 	/*
1256 	 * wake up the NIC to make sure that the firmware will see the host
1257 	 * command - we will let the NIC sleep once all the host commands
1258 	 * returned. This needs to be done only on NICs that have
1259 	 * apmg_wake_up_wa set.
1260 	 */
1261 	if (cfg->base_params->apmg_wake_up_wa &&
1262 	    !trans_pcie->cmd_hold_nic_awake) {
1263 		__iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
1264 					 BIT(cfg->csr->flag_mac_access_req));
1265 
1266 		ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1267 				   BIT(cfg->csr->flag_val_mac_access_en),
1268 				   (BIT(cfg->csr->flag_mac_clock_ready) |
1269 				    CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP),
1270 				   15000);
1271 		if (ret < 0) {
1272 			__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
1273 					BIT(cfg->csr->flag_mac_access_req));
1274 			IWL_ERR(trans, "Failed to wake NIC for hcmd\n");
1275 			return -EIO;
1276 		}
1277 		trans_pcie->cmd_hold_nic_awake = true;
1278 	}
1279 
1280 	return 0;
1281 }
1282 
1283 /*
1284  * iwl_pcie_cmdq_reclaim - Reclaim TX command queue entries already Tx'd
1285  *
1286  * When FW advances 'R' index, all entries between old and new 'R' index
1287  * need to be reclaimed. As result, some free space forms.  If there is
1288  * enough free space (> low mark), wake the stack that feeds us.
1289  */
1290 void iwl_pcie_cmdq_reclaim(struct iwl_trans *trans, int txq_id, int idx)
1291 {
1292 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1293 	struct iwl_txq *txq = trans_pcie->txq[txq_id];
1294 	unsigned long flags;
1295 	int nfreed = 0;
1296 	u16 r;
1297 
1298 	lockdep_assert_held(&txq->lock);
1299 
1300 	idx = iwl_pcie_get_cmd_index(txq, idx);
1301 	r = iwl_pcie_get_cmd_index(txq, txq->read_ptr);
1302 
1303 	if (idx >= trans->cfg->base_params->max_tfd_queue_size ||
1304 	    (!iwl_queue_used(txq, idx))) {
1305 		WARN_ONCE(test_bit(txq_id, trans_pcie->queue_used),
1306 			  "%s: Read index for DMA queue txq id (%d), index %d is out of range [0-%d] %d %d.\n",
1307 			  __func__, txq_id, idx,
1308 			  trans->cfg->base_params->max_tfd_queue_size,
1309 			  txq->write_ptr, txq->read_ptr);
1310 		return;
1311 	}
1312 
1313 	for (idx = iwl_queue_inc_wrap(trans, idx); r != idx;
1314 	     r = iwl_queue_inc_wrap(trans, r)) {
1315 		txq->read_ptr = iwl_queue_inc_wrap(trans, txq->read_ptr);
1316 
1317 		if (nfreed++ > 0) {
1318 			IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n",
1319 				idx, txq->write_ptr, r);
1320 			iwl_force_nmi(trans);
1321 		}
1322 	}
1323 
1324 	if (txq->read_ptr == txq->write_ptr) {
1325 		spin_lock_irqsave(&trans_pcie->reg_lock, flags);
1326 		iwl_pcie_clear_cmd_in_flight(trans);
1327 		spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
1328 	}
1329 
1330 	iwl_pcie_txq_progress(txq);
1331 }
1332 
1333 static int iwl_pcie_txq_set_ratid_map(struct iwl_trans *trans, u16 ra_tid,
1334 				 u16 txq_id)
1335 {
1336 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1337 	u32 tbl_dw_addr;
1338 	u32 tbl_dw;
1339 	u16 scd_q2ratid;
1340 
1341 	scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;
1342 
1343 	tbl_dw_addr = trans_pcie->scd_base_addr +
1344 			SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);
1345 
1346 	tbl_dw = iwl_trans_read_mem32(trans, tbl_dw_addr);
1347 
1348 	if (txq_id & 0x1)
1349 		tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
1350 	else
1351 		tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
1352 
1353 	iwl_trans_write_mem32(trans, tbl_dw_addr, tbl_dw);
1354 
1355 	return 0;
1356 }
1357 
1358 /* Receiver address (actually, Rx station's index into station table),
1359  * combined with Traffic ID (QOS priority), in format used by Tx Scheduler */
1360 #define BUILD_RAxTID(sta_id, tid)	(((sta_id) << 4) + (tid))
1361 
1362 bool iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int txq_id, u16 ssn,
1363 			       const struct iwl_trans_txq_scd_cfg *cfg,
1364 			       unsigned int wdg_timeout)
1365 {
1366 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1367 	struct iwl_txq *txq = trans_pcie->txq[txq_id];
1368 	int fifo = -1;
1369 	bool scd_bug = false;
1370 
1371 	if (test_and_set_bit(txq_id, trans_pcie->queue_used))
1372 		WARN_ONCE(1, "queue %d already used - expect issues", txq_id);
1373 
1374 	txq->wd_timeout = msecs_to_jiffies(wdg_timeout);
1375 
1376 	if (cfg) {
1377 		fifo = cfg->fifo;
1378 
1379 		/* Disable the scheduler prior configuring the cmd queue */
1380 		if (txq_id == trans_pcie->cmd_queue &&
1381 		    trans_pcie->scd_set_active)
1382 			iwl_scd_enable_set_active(trans, 0);
1383 
1384 		/* Stop this Tx queue before configuring it */
1385 		iwl_scd_txq_set_inactive(trans, txq_id);
1386 
1387 		/* Set this queue as a chain-building queue unless it is CMD */
1388 		if (txq_id != trans_pcie->cmd_queue)
1389 			iwl_scd_txq_set_chain(trans, txq_id);
1390 
1391 		if (cfg->aggregate) {
1392 			u16 ra_tid = BUILD_RAxTID(cfg->sta_id, cfg->tid);
1393 
1394 			/* Map receiver-address / traffic-ID to this queue */
1395 			iwl_pcie_txq_set_ratid_map(trans, ra_tid, txq_id);
1396 
1397 			/* enable aggregations for the queue */
1398 			iwl_scd_txq_enable_agg(trans, txq_id);
1399 			txq->ampdu = true;
1400 		} else {
1401 			/*
1402 			 * disable aggregations for the queue, this will also
1403 			 * make the ra_tid mapping configuration irrelevant
1404 			 * since it is now a non-AGG queue.
1405 			 */
1406 			iwl_scd_txq_disable_agg(trans, txq_id);
1407 
1408 			ssn = txq->read_ptr;
1409 		}
1410 	} else {
1411 		/*
1412 		 * If we need to move the SCD write pointer by steps of
1413 		 * 0x40, 0x80 or 0xc0, it gets stuck. Avoids this and let
1414 		 * the op_mode know by returning true later.
1415 		 * Do this only in case cfg is NULL since this trick can
1416 		 * be done only if we have DQA enabled which is true for mvm
1417 		 * only. And mvm never sets a cfg pointer.
1418 		 * This is really ugly, but this is the easiest way out for
1419 		 * this sad hardware issue.
1420 		 * This bug has been fixed on devices 9000 and up.
1421 		 */
1422 		scd_bug = !trans->cfg->mq_rx_supported &&
1423 			!((ssn - txq->write_ptr) & 0x3f) &&
1424 			(ssn != txq->write_ptr);
1425 		if (scd_bug)
1426 			ssn++;
1427 	}
1428 
1429 	/* Place first TFD at index corresponding to start sequence number.
1430 	 * Assumes that ssn_idx is valid (!= 0xFFF) */
1431 	txq->read_ptr = (ssn & 0xff);
1432 	txq->write_ptr = (ssn & 0xff);
1433 	iwl_write_direct32(trans, HBUS_TARG_WRPTR,
1434 			   (ssn & 0xff) | (txq_id << 8));
1435 
1436 	if (cfg) {
1437 		u8 frame_limit = cfg->frame_limit;
1438 
1439 		iwl_write_prph(trans, SCD_QUEUE_RDPTR(txq_id), ssn);
1440 
1441 		/* Set up Tx window size and frame limit for this queue */
1442 		iwl_trans_write_mem32(trans, trans_pcie->scd_base_addr +
1443 				SCD_CONTEXT_QUEUE_OFFSET(txq_id), 0);
1444 		iwl_trans_write_mem32(trans,
1445 			trans_pcie->scd_base_addr +
1446 			SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
1447 			SCD_QUEUE_CTX_REG2_VAL(WIN_SIZE, frame_limit) |
1448 			SCD_QUEUE_CTX_REG2_VAL(FRAME_LIMIT, frame_limit));
1449 
1450 		/* Set up status area in SRAM, map to Tx DMA/FIFO, activate */
1451 		iwl_write_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id),
1452 			       (1 << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
1453 			       (cfg->fifo << SCD_QUEUE_STTS_REG_POS_TXF) |
1454 			       (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
1455 			       SCD_QUEUE_STTS_REG_MSK);
1456 
1457 		/* enable the scheduler for this queue (only) */
1458 		if (txq_id == trans_pcie->cmd_queue &&
1459 		    trans_pcie->scd_set_active)
1460 			iwl_scd_enable_set_active(trans, BIT(txq_id));
1461 
1462 		IWL_DEBUG_TX_QUEUES(trans,
1463 				    "Activate queue %d on FIFO %d WrPtr: %d\n",
1464 				    txq_id, fifo, ssn & 0xff);
1465 	} else {
1466 		IWL_DEBUG_TX_QUEUES(trans,
1467 				    "Activate queue %d WrPtr: %d\n",
1468 				    txq_id, ssn & 0xff);
1469 	}
1470 
1471 	return scd_bug;
1472 }
1473 
1474 void iwl_trans_pcie_txq_set_shared_mode(struct iwl_trans *trans, u32 txq_id,
1475 					bool shared_mode)
1476 {
1477 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1478 	struct iwl_txq *txq = trans_pcie->txq[txq_id];
1479 
1480 	txq->ampdu = !shared_mode;
1481 }
1482 
1483 void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int txq_id,
1484 				bool configure_scd)
1485 {
1486 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1487 	u32 stts_addr = trans_pcie->scd_base_addr +
1488 			SCD_TX_STTS_QUEUE_OFFSET(txq_id);
1489 	static const u32 zero_val[4] = {};
1490 
1491 	trans_pcie->txq[txq_id]->frozen_expiry_remainder = 0;
1492 	trans_pcie->txq[txq_id]->frozen = false;
1493 
1494 	/*
1495 	 * Upon HW Rfkill - we stop the device, and then stop the queues
1496 	 * in the op_mode. Just for the sake of the simplicity of the op_mode,
1497 	 * allow the op_mode to call txq_disable after it already called
1498 	 * stop_device.
1499 	 */
1500 	if (!test_and_clear_bit(txq_id, trans_pcie->queue_used)) {
1501 		WARN_ONCE(test_bit(STATUS_DEVICE_ENABLED, &trans->status),
1502 			  "queue %d not used", txq_id);
1503 		return;
1504 	}
1505 
1506 	if (configure_scd) {
1507 		iwl_scd_txq_set_inactive(trans, txq_id);
1508 
1509 		iwl_trans_write_mem(trans, stts_addr, (void *)zero_val,
1510 				    ARRAY_SIZE(zero_val));
1511 	}
1512 
1513 	iwl_pcie_txq_unmap(trans, txq_id);
1514 	trans_pcie->txq[txq_id]->ampdu = false;
1515 
1516 	IWL_DEBUG_TX_QUEUES(trans, "Deactivate queue %d\n", txq_id);
1517 }
1518 
1519 /*************** HOST COMMAND QUEUE FUNCTIONS   *****/
1520 
1521 /*
1522  * iwl_pcie_enqueue_hcmd - enqueue a uCode command
1523  * @priv: device private data point
1524  * @cmd: a pointer to the ucode command structure
1525  *
1526  * The function returns < 0 values to indicate the operation
1527  * failed. On success, it returns the index (>= 0) of command in the
1528  * command queue.
1529  */
1530 static int iwl_pcie_enqueue_hcmd(struct iwl_trans *trans,
1531 				 struct iwl_host_cmd *cmd)
1532 {
1533 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1534 	struct iwl_txq *txq = trans_pcie->txq[trans_pcie->cmd_queue];
1535 	struct iwl_device_cmd *out_cmd;
1536 	struct iwl_cmd_meta *out_meta;
1537 	unsigned long flags;
1538 	void *dup_buf = NULL;
1539 	dma_addr_t phys_addr;
1540 	int idx;
1541 	u16 copy_size, cmd_size, tb0_size;
1542 	bool had_nocopy = false;
1543 	u8 group_id = iwl_cmd_groupid(cmd->id);
1544 	int i, ret;
1545 	u32 cmd_pos;
1546 	const u8 *cmddata[IWL_MAX_CMD_TBS_PER_TFD];
1547 	u16 cmdlen[IWL_MAX_CMD_TBS_PER_TFD];
1548 
1549 	if (WARN(!trans->wide_cmd_header &&
1550 		 group_id > IWL_ALWAYS_LONG_GROUP,
1551 		 "unsupported wide command %#x\n", cmd->id))
1552 		return -EINVAL;
1553 
1554 	if (group_id != 0) {
1555 		copy_size = sizeof(struct iwl_cmd_header_wide);
1556 		cmd_size = sizeof(struct iwl_cmd_header_wide);
1557 	} else {
1558 		copy_size = sizeof(struct iwl_cmd_header);
1559 		cmd_size = sizeof(struct iwl_cmd_header);
1560 	}
1561 
1562 	/* need one for the header if the first is NOCOPY */
1563 	BUILD_BUG_ON(IWL_MAX_CMD_TBS_PER_TFD > IWL_NUM_OF_TBS - 1);
1564 
1565 	for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
1566 		cmddata[i] = cmd->data[i];
1567 		cmdlen[i] = cmd->len[i];
1568 
1569 		if (!cmd->len[i])
1570 			continue;
1571 
1572 		/* need at least IWL_FIRST_TB_SIZE copied */
1573 		if (copy_size < IWL_FIRST_TB_SIZE) {
1574 			int copy = IWL_FIRST_TB_SIZE - copy_size;
1575 
1576 			if (copy > cmdlen[i])
1577 				copy = cmdlen[i];
1578 			cmdlen[i] -= copy;
1579 			cmddata[i] += copy;
1580 			copy_size += copy;
1581 		}
1582 
1583 		if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
1584 			had_nocopy = true;
1585 			if (WARN_ON(cmd->dataflags[i] & IWL_HCMD_DFL_DUP)) {
1586 				idx = -EINVAL;
1587 				goto free_dup_buf;
1588 			}
1589 		} else if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP) {
1590 			/*
1591 			 * This is also a chunk that isn't copied
1592 			 * to the static buffer so set had_nocopy.
1593 			 */
1594 			had_nocopy = true;
1595 
1596 			/* only allowed once */
1597 			if (WARN_ON(dup_buf)) {
1598 				idx = -EINVAL;
1599 				goto free_dup_buf;
1600 			}
1601 
1602 			dup_buf = kmemdup(cmddata[i], cmdlen[i],
1603 					  GFP_ATOMIC);
1604 			if (!dup_buf)
1605 				return -ENOMEM;
1606 		} else {
1607 			/* NOCOPY must not be followed by normal! */
1608 			if (WARN_ON(had_nocopy)) {
1609 				idx = -EINVAL;
1610 				goto free_dup_buf;
1611 			}
1612 			copy_size += cmdlen[i];
1613 		}
1614 		cmd_size += cmd->len[i];
1615 	}
1616 
1617 	/*
1618 	 * If any of the command structures end up being larger than
1619 	 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
1620 	 * allocated into separate TFDs, then we will need to
1621 	 * increase the size of the buffers.
1622 	 */
1623 	if (WARN(copy_size > TFD_MAX_PAYLOAD_SIZE,
1624 		 "Command %s (%#x) is too large (%d bytes)\n",
1625 		 iwl_get_cmd_string(trans, cmd->id),
1626 		 cmd->id, copy_size)) {
1627 		idx = -EINVAL;
1628 		goto free_dup_buf;
1629 	}
1630 
1631 	spin_lock_bh(&txq->lock);
1632 
1633 	if (iwl_queue_space(trans, txq) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
1634 		spin_unlock_bh(&txq->lock);
1635 
1636 		IWL_ERR(trans, "No space in command queue\n");
1637 		iwl_op_mode_cmd_queue_full(trans->op_mode);
1638 		idx = -ENOSPC;
1639 		goto free_dup_buf;
1640 	}
1641 
1642 	idx = iwl_pcie_get_cmd_index(txq, txq->write_ptr);
1643 	out_cmd = txq->entries[idx].cmd;
1644 	out_meta = &txq->entries[idx].meta;
1645 
1646 	memset(out_meta, 0, sizeof(*out_meta));	/* re-initialize to NULL */
1647 	if (cmd->flags & CMD_WANT_SKB)
1648 		out_meta->source = cmd;
1649 
1650 	/* set up the header */
1651 	if (group_id != 0) {
1652 		out_cmd->hdr_wide.cmd = iwl_cmd_opcode(cmd->id);
1653 		out_cmd->hdr_wide.group_id = group_id;
1654 		out_cmd->hdr_wide.version = iwl_cmd_version(cmd->id);
1655 		out_cmd->hdr_wide.length =
1656 			cpu_to_le16(cmd_size -
1657 				    sizeof(struct iwl_cmd_header_wide));
1658 		out_cmd->hdr_wide.reserved = 0;
1659 		out_cmd->hdr_wide.sequence =
1660 			cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
1661 						 INDEX_TO_SEQ(txq->write_ptr));
1662 
1663 		cmd_pos = sizeof(struct iwl_cmd_header_wide);
1664 		copy_size = sizeof(struct iwl_cmd_header_wide);
1665 	} else {
1666 		out_cmd->hdr.cmd = iwl_cmd_opcode(cmd->id);
1667 		out_cmd->hdr.sequence =
1668 			cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
1669 						 INDEX_TO_SEQ(txq->write_ptr));
1670 		out_cmd->hdr.group_id = 0;
1671 
1672 		cmd_pos = sizeof(struct iwl_cmd_header);
1673 		copy_size = sizeof(struct iwl_cmd_header);
1674 	}
1675 
1676 	/* and copy the data that needs to be copied */
1677 	for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
1678 		int copy;
1679 
1680 		if (!cmd->len[i])
1681 			continue;
1682 
1683 		/* copy everything if not nocopy/dup */
1684 		if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
1685 					   IWL_HCMD_DFL_DUP))) {
1686 			copy = cmd->len[i];
1687 
1688 			memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
1689 			cmd_pos += copy;
1690 			copy_size += copy;
1691 			continue;
1692 		}
1693 
1694 		/*
1695 		 * Otherwise we need at least IWL_FIRST_TB_SIZE copied
1696 		 * in total (for bi-directional DMA), but copy up to what
1697 		 * we can fit into the payload for debug dump purposes.
1698 		 */
1699 		copy = min_t(int, TFD_MAX_PAYLOAD_SIZE - cmd_pos, cmd->len[i]);
1700 
1701 		memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
1702 		cmd_pos += copy;
1703 
1704 		/* However, treat copy_size the proper way, we need it below */
1705 		if (copy_size < IWL_FIRST_TB_SIZE) {
1706 			copy = IWL_FIRST_TB_SIZE - copy_size;
1707 
1708 			if (copy > cmd->len[i])
1709 				copy = cmd->len[i];
1710 			copy_size += copy;
1711 		}
1712 	}
1713 
1714 	IWL_DEBUG_HC(trans,
1715 		     "Sending command %s (%.2x.%.2x), seq: 0x%04X, %d bytes at %d[%d]:%d\n",
1716 		     iwl_get_cmd_string(trans, cmd->id),
1717 		     group_id, out_cmd->hdr.cmd,
1718 		     le16_to_cpu(out_cmd->hdr.sequence),
1719 		     cmd_size, txq->write_ptr, idx, trans_pcie->cmd_queue);
1720 
1721 	/* start the TFD with the minimum copy bytes */
1722 	tb0_size = min_t(int, copy_size, IWL_FIRST_TB_SIZE);
1723 	memcpy(&txq->first_tb_bufs[idx], &out_cmd->hdr, tb0_size);
1724 	iwl_pcie_txq_build_tfd(trans, txq,
1725 			       iwl_pcie_get_first_tb_dma(txq, idx),
1726 			       tb0_size, true);
1727 
1728 	/* map first command fragment, if any remains */
1729 	if (copy_size > tb0_size) {
1730 		phys_addr = dma_map_single(trans->dev,
1731 					   ((u8 *)&out_cmd->hdr) + tb0_size,
1732 					   copy_size - tb0_size,
1733 					   DMA_TO_DEVICE);
1734 		if (dma_mapping_error(trans->dev, phys_addr)) {
1735 			iwl_pcie_tfd_unmap(trans, out_meta, txq,
1736 					   txq->write_ptr);
1737 			idx = -ENOMEM;
1738 			goto out;
1739 		}
1740 
1741 		iwl_pcie_txq_build_tfd(trans, txq, phys_addr,
1742 				       copy_size - tb0_size, false);
1743 	}
1744 
1745 	/* map the remaining (adjusted) nocopy/dup fragments */
1746 	for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
1747 		const void *data = cmddata[i];
1748 
1749 		if (!cmdlen[i])
1750 			continue;
1751 		if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
1752 					   IWL_HCMD_DFL_DUP)))
1753 			continue;
1754 		if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP)
1755 			data = dup_buf;
1756 		phys_addr = dma_map_single(trans->dev, (void *)data,
1757 					   cmdlen[i], DMA_TO_DEVICE);
1758 		if (dma_mapping_error(trans->dev, phys_addr)) {
1759 			iwl_pcie_tfd_unmap(trans, out_meta, txq,
1760 					   txq->write_ptr);
1761 			idx = -ENOMEM;
1762 			goto out;
1763 		}
1764 
1765 		iwl_pcie_txq_build_tfd(trans, txq, phys_addr, cmdlen[i], false);
1766 	}
1767 
1768 	BUILD_BUG_ON(IWL_TFH_NUM_TBS > sizeof(out_meta->tbs) * BITS_PER_BYTE);
1769 	out_meta->flags = cmd->flags;
1770 	if (WARN_ON_ONCE(txq->entries[idx].free_buf))
1771 		kzfree(txq->entries[idx].free_buf);
1772 	txq->entries[idx].free_buf = dup_buf;
1773 
1774 	trace_iwlwifi_dev_hcmd(trans->dev, cmd, cmd_size, &out_cmd->hdr_wide);
1775 
1776 	/* start timer if queue currently empty */
1777 	if (txq->read_ptr == txq->write_ptr && txq->wd_timeout)
1778 		mod_timer(&txq->stuck_timer, jiffies + txq->wd_timeout);
1779 
1780 	spin_lock_irqsave(&trans_pcie->reg_lock, flags);
1781 	ret = iwl_pcie_set_cmd_in_flight(trans, cmd);
1782 	if (ret < 0) {
1783 		idx = ret;
1784 		spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
1785 		goto out;
1786 	}
1787 
1788 	/* Increment and update queue's write index */
1789 	txq->write_ptr = iwl_queue_inc_wrap(trans, txq->write_ptr);
1790 	iwl_pcie_txq_inc_wr_ptr(trans, txq);
1791 
1792 	spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
1793 
1794  out:
1795 	spin_unlock_bh(&txq->lock);
1796  free_dup_buf:
1797 	if (idx < 0)
1798 		kfree(dup_buf);
1799 	return idx;
1800 }
1801 
1802 /*
1803  * iwl_pcie_hcmd_complete - Pull unused buffers off the queue and reclaim them
1804  * @rxb: Rx buffer to reclaim
1805  */
1806 void iwl_pcie_hcmd_complete(struct iwl_trans *trans,
1807 			    struct iwl_rx_cmd_buffer *rxb)
1808 {
1809 	struct iwl_rx_packet *pkt = rxb_addr(rxb);
1810 	u16 sequence = le16_to_cpu(pkt->hdr.sequence);
1811 	u8 group_id;
1812 	u32 cmd_id;
1813 	int txq_id = SEQ_TO_QUEUE(sequence);
1814 	int index = SEQ_TO_INDEX(sequence);
1815 	int cmd_index;
1816 	struct iwl_device_cmd *cmd;
1817 	struct iwl_cmd_meta *meta;
1818 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1819 	struct iwl_txq *txq = trans_pcie->txq[trans_pcie->cmd_queue];
1820 
1821 	/* If a Tx command is being handled and it isn't in the actual
1822 	 * command queue then there a command routing bug has been introduced
1823 	 * in the queue management code. */
1824 	if (WARN(txq_id != trans_pcie->cmd_queue,
1825 		 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
1826 		 txq_id, trans_pcie->cmd_queue, sequence, txq->read_ptr,
1827 		 txq->write_ptr)) {
1828 		iwl_print_hex_error(trans, pkt, 32);
1829 		return;
1830 	}
1831 
1832 	spin_lock_bh(&txq->lock);
1833 
1834 	cmd_index = iwl_pcie_get_cmd_index(txq, index);
1835 	cmd = txq->entries[cmd_index].cmd;
1836 	meta = &txq->entries[cmd_index].meta;
1837 	group_id = cmd->hdr.group_id;
1838 	cmd_id = iwl_cmd_id(cmd->hdr.cmd, group_id, 0);
1839 
1840 	iwl_pcie_tfd_unmap(trans, meta, txq, index);
1841 
1842 	/* Input error checking is done when commands are added to queue. */
1843 	if (meta->flags & CMD_WANT_SKB) {
1844 		struct page *p = rxb_steal_page(rxb);
1845 
1846 		meta->source->resp_pkt = pkt;
1847 		meta->source->_rx_page_addr = (unsigned long)page_address(p);
1848 		meta->source->_rx_page_order = trans_pcie->rx_page_order;
1849 	}
1850 
1851 	if (meta->flags & CMD_WANT_ASYNC_CALLBACK)
1852 		iwl_op_mode_async_cb(trans->op_mode, cmd);
1853 
1854 	iwl_pcie_cmdq_reclaim(trans, txq_id, index);
1855 
1856 	if (!(meta->flags & CMD_ASYNC)) {
1857 		if (!test_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status)) {
1858 			IWL_WARN(trans,
1859 				 "HCMD_ACTIVE already clear for command %s\n",
1860 				 iwl_get_cmd_string(trans, cmd_id));
1861 		}
1862 		clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1863 		IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
1864 			       iwl_get_cmd_string(trans, cmd_id));
1865 		wake_up(&trans_pcie->wait_command_queue);
1866 	}
1867 
1868 	if (meta->flags & CMD_MAKE_TRANS_IDLE) {
1869 		IWL_DEBUG_INFO(trans, "complete %s - mark trans as idle\n",
1870 			       iwl_get_cmd_string(trans, cmd->hdr.cmd));
1871 		set_bit(STATUS_TRANS_IDLE, &trans->status);
1872 		wake_up(&trans_pcie->d0i3_waitq);
1873 	}
1874 
1875 	if (meta->flags & CMD_WAKE_UP_TRANS) {
1876 		IWL_DEBUG_INFO(trans, "complete %s - clear trans idle flag\n",
1877 			       iwl_get_cmd_string(trans, cmd->hdr.cmd));
1878 		clear_bit(STATUS_TRANS_IDLE, &trans->status);
1879 		wake_up(&trans_pcie->d0i3_waitq);
1880 	}
1881 
1882 	meta->flags = 0;
1883 
1884 	spin_unlock_bh(&txq->lock);
1885 }
1886 
1887 #define HOST_COMPLETE_TIMEOUT	(2 * HZ)
1888 
1889 static int iwl_pcie_send_hcmd_async(struct iwl_trans *trans,
1890 				    struct iwl_host_cmd *cmd)
1891 {
1892 	int ret;
1893 
1894 	/* An asynchronous command can not expect an SKB to be set. */
1895 	if (WARN_ON(cmd->flags & CMD_WANT_SKB))
1896 		return -EINVAL;
1897 
1898 	ret = iwl_pcie_enqueue_hcmd(trans, cmd);
1899 	if (ret < 0) {
1900 		IWL_ERR(trans,
1901 			"Error sending %s: enqueue_hcmd failed: %d\n",
1902 			iwl_get_cmd_string(trans, cmd->id), ret);
1903 		return ret;
1904 	}
1905 	return 0;
1906 }
1907 
1908 static int iwl_pcie_send_hcmd_sync(struct iwl_trans *trans,
1909 				   struct iwl_host_cmd *cmd)
1910 {
1911 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1912 	struct iwl_txq *txq = trans_pcie->txq[trans_pcie->cmd_queue];
1913 	int cmd_idx;
1914 	int ret;
1915 
1916 	IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
1917 		       iwl_get_cmd_string(trans, cmd->id));
1918 
1919 	if (WARN(test_and_set_bit(STATUS_SYNC_HCMD_ACTIVE,
1920 				  &trans->status),
1921 		 "Command %s: a command is already active!\n",
1922 		 iwl_get_cmd_string(trans, cmd->id)))
1923 		return -EIO;
1924 
1925 	IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
1926 		       iwl_get_cmd_string(trans, cmd->id));
1927 
1928 	if (pm_runtime_suspended(&trans_pcie->pci_dev->dev)) {
1929 		ret = wait_event_timeout(trans_pcie->d0i3_waitq,
1930 				 pm_runtime_active(&trans_pcie->pci_dev->dev),
1931 				 msecs_to_jiffies(IWL_TRANS_IDLE_TIMEOUT));
1932 		if (!ret) {
1933 			IWL_ERR(trans, "Timeout exiting D0i3 before hcmd\n");
1934 			return -ETIMEDOUT;
1935 		}
1936 	}
1937 
1938 	cmd_idx = iwl_pcie_enqueue_hcmd(trans, cmd);
1939 	if (cmd_idx < 0) {
1940 		ret = cmd_idx;
1941 		clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1942 		IWL_ERR(trans,
1943 			"Error sending %s: enqueue_hcmd failed: %d\n",
1944 			iwl_get_cmd_string(trans, cmd->id), ret);
1945 		return ret;
1946 	}
1947 
1948 	ret = wait_event_timeout(trans_pcie->wait_command_queue,
1949 				 !test_bit(STATUS_SYNC_HCMD_ACTIVE,
1950 					   &trans->status),
1951 				 HOST_COMPLETE_TIMEOUT);
1952 	if (!ret) {
1953 		IWL_ERR(trans, "Error sending %s: time out after %dms.\n",
1954 			iwl_get_cmd_string(trans, cmd->id),
1955 			jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
1956 
1957 		IWL_ERR(trans, "Current CMD queue read_ptr %d write_ptr %d\n",
1958 			txq->read_ptr, txq->write_ptr);
1959 
1960 		clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1961 		IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
1962 			       iwl_get_cmd_string(trans, cmd->id));
1963 		ret = -ETIMEDOUT;
1964 
1965 		iwl_trans_pcie_sync_nmi(trans);
1966 		goto cancel;
1967 	}
1968 
1969 	if (test_bit(STATUS_FW_ERROR, &trans->status)) {
1970 		iwl_trans_pcie_dump_regs(trans);
1971 		IWL_ERR(trans, "FW error in SYNC CMD %s\n",
1972 			iwl_get_cmd_string(trans, cmd->id));
1973 		dump_stack();
1974 		ret = -EIO;
1975 		goto cancel;
1976 	}
1977 
1978 	if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
1979 	    test_bit(STATUS_RFKILL_OPMODE, &trans->status)) {
1980 		IWL_DEBUG_RF_KILL(trans, "RFKILL in SYNC CMD... no rsp\n");
1981 		ret = -ERFKILL;
1982 		goto cancel;
1983 	}
1984 
1985 	if ((cmd->flags & CMD_WANT_SKB) && !cmd->resp_pkt) {
1986 		IWL_ERR(trans, "Error: Response NULL in '%s'\n",
1987 			iwl_get_cmd_string(trans, cmd->id));
1988 		ret = -EIO;
1989 		goto cancel;
1990 	}
1991 
1992 	return 0;
1993 
1994 cancel:
1995 	if (cmd->flags & CMD_WANT_SKB) {
1996 		/*
1997 		 * Cancel the CMD_WANT_SKB flag for the cmd in the
1998 		 * TX cmd queue. Otherwise in case the cmd comes
1999 		 * in later, it will possibly set an invalid
2000 		 * address (cmd->meta.source).
2001 		 */
2002 		txq->entries[cmd_idx].meta.flags &= ~CMD_WANT_SKB;
2003 	}
2004 
2005 	if (cmd->resp_pkt) {
2006 		iwl_free_resp(cmd);
2007 		cmd->resp_pkt = NULL;
2008 	}
2009 
2010 	return ret;
2011 }
2012 
2013 int iwl_trans_pcie_send_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
2014 {
2015 	/* Make sure the NIC is still alive in the bus */
2016 	if (test_bit(STATUS_TRANS_DEAD, &trans->status))
2017 		return -ENODEV;
2018 
2019 	if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
2020 	    test_bit(STATUS_RFKILL_OPMODE, &trans->status)) {
2021 		IWL_DEBUG_RF_KILL(trans, "Dropping CMD 0x%x: RF KILL\n",
2022 				  cmd->id);
2023 		return -ERFKILL;
2024 	}
2025 
2026 	if (cmd->flags & CMD_ASYNC)
2027 		return iwl_pcie_send_hcmd_async(trans, cmd);
2028 
2029 	/* We still can fail on RFKILL that can be asserted while we wait */
2030 	return iwl_pcie_send_hcmd_sync(trans, cmd);
2031 }
2032 
2033 static int iwl_fill_data_tbs(struct iwl_trans *trans, struct sk_buff *skb,
2034 			     struct iwl_txq *txq, u8 hdr_len,
2035 			     struct iwl_cmd_meta *out_meta)
2036 {
2037 	u16 head_tb_len;
2038 	int i;
2039 
2040 	/*
2041 	 * Set up TFD's third entry to point directly to remainder
2042 	 * of skb's head, if any
2043 	 */
2044 	head_tb_len = skb_headlen(skb) - hdr_len;
2045 
2046 	if (head_tb_len > 0) {
2047 		dma_addr_t tb_phys = dma_map_single(trans->dev,
2048 						    skb->data + hdr_len,
2049 						    head_tb_len, DMA_TO_DEVICE);
2050 		if (unlikely(dma_mapping_error(trans->dev, tb_phys)))
2051 			return -EINVAL;
2052 		trace_iwlwifi_dev_tx_tb(trans->dev, skb,
2053 					skb->data + hdr_len,
2054 					head_tb_len);
2055 		iwl_pcie_txq_build_tfd(trans, txq, tb_phys, head_tb_len, false);
2056 	}
2057 
2058 	/* set up the remaining entries to point to the data */
2059 	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
2060 		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2061 		dma_addr_t tb_phys;
2062 		int tb_idx;
2063 
2064 		if (!skb_frag_size(frag))
2065 			continue;
2066 
2067 		tb_phys = skb_frag_dma_map(trans->dev, frag, 0,
2068 					   skb_frag_size(frag), DMA_TO_DEVICE);
2069 
2070 		if (unlikely(dma_mapping_error(trans->dev, tb_phys)))
2071 			return -EINVAL;
2072 		trace_iwlwifi_dev_tx_tb(trans->dev, skb,
2073 					skb_frag_address(frag),
2074 					skb_frag_size(frag));
2075 		tb_idx = iwl_pcie_txq_build_tfd(trans, txq, tb_phys,
2076 						skb_frag_size(frag), false);
2077 		if (tb_idx < 0)
2078 			return tb_idx;
2079 
2080 		out_meta->tbs |= BIT(tb_idx);
2081 	}
2082 
2083 	return 0;
2084 }
2085 
2086 #ifdef CONFIG_INET
2087 struct iwl_tso_hdr_page *get_page_hdr(struct iwl_trans *trans, size_t len)
2088 {
2089 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2090 	struct iwl_tso_hdr_page *p = this_cpu_ptr(trans_pcie->tso_hdr_page);
2091 
2092 	if (!p->page)
2093 		goto alloc;
2094 
2095 	/* enough room on this page */
2096 	if (p->pos + len < (u8 *)page_address(p->page) + PAGE_SIZE)
2097 		return p;
2098 
2099 	/* We don't have enough room on this page, get a new one. */
2100 	__free_page(p->page);
2101 
2102 alloc:
2103 	p->page = alloc_page(GFP_ATOMIC);
2104 	if (!p->page)
2105 		return NULL;
2106 	p->pos = page_address(p->page);
2107 	return p;
2108 }
2109 
2110 static void iwl_compute_pseudo_hdr_csum(void *iph, struct tcphdr *tcph,
2111 					bool ipv6, unsigned int len)
2112 {
2113 	if (ipv6) {
2114 		struct ipv6hdr *iphv6 = iph;
2115 
2116 		tcph->check = ~csum_ipv6_magic(&iphv6->saddr, &iphv6->daddr,
2117 					       len + tcph->doff * 4,
2118 					       IPPROTO_TCP, 0);
2119 	} else {
2120 		struct iphdr *iphv4 = iph;
2121 
2122 		ip_send_check(iphv4);
2123 		tcph->check = ~csum_tcpudp_magic(iphv4->saddr, iphv4->daddr,
2124 						 len + tcph->doff * 4,
2125 						 IPPROTO_TCP, 0);
2126 	}
2127 }
2128 
2129 static int iwl_fill_data_tbs_amsdu(struct iwl_trans *trans, struct sk_buff *skb,
2130 				   struct iwl_txq *txq, u8 hdr_len,
2131 				   struct iwl_cmd_meta *out_meta,
2132 				   struct iwl_device_cmd *dev_cmd, u16 tb1_len)
2133 {
2134 	struct iwl_tx_cmd *tx_cmd = (void *)dev_cmd->payload;
2135 	struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
2136 	struct ieee80211_hdr *hdr = (void *)skb->data;
2137 	unsigned int snap_ip_tcp_hdrlen, ip_hdrlen, total_len, hdr_room;
2138 	unsigned int mss = skb_shinfo(skb)->gso_size;
2139 	u16 length, iv_len, amsdu_pad;
2140 	u8 *start_hdr;
2141 	struct iwl_tso_hdr_page *hdr_page;
2142 	struct page **page_ptr;
2143 	struct tso_t tso;
2144 
2145 	/* if the packet is protected, then it must be CCMP or GCMP */
2146 	BUILD_BUG_ON(IEEE80211_CCMP_HDR_LEN != IEEE80211_GCMP_HDR_LEN);
2147 	iv_len = ieee80211_has_protected(hdr->frame_control) ?
2148 		IEEE80211_CCMP_HDR_LEN : 0;
2149 
2150 	trace_iwlwifi_dev_tx(trans->dev, skb,
2151 			     iwl_pcie_get_tfd(trans, txq, txq->write_ptr),
2152 			     trans_pcie->tfd_size,
2153 			     &dev_cmd->hdr, IWL_FIRST_TB_SIZE + tb1_len, 0);
2154 
2155 	ip_hdrlen = skb_transport_header(skb) - skb_network_header(skb);
2156 	snap_ip_tcp_hdrlen = 8 + ip_hdrlen + tcp_hdrlen(skb);
2157 	total_len = skb->len - snap_ip_tcp_hdrlen - hdr_len - iv_len;
2158 	amsdu_pad = 0;
2159 
2160 	/* total amount of header we may need for this A-MSDU */
2161 	hdr_room = DIV_ROUND_UP(total_len, mss) *
2162 		(3 + snap_ip_tcp_hdrlen + sizeof(struct ethhdr)) + iv_len;
2163 
2164 	/* Our device supports 9 segments at most, it will fit in 1 page */
2165 	hdr_page = get_page_hdr(trans, hdr_room);
2166 	if (!hdr_page)
2167 		return -ENOMEM;
2168 
2169 	get_page(hdr_page->page);
2170 	start_hdr = hdr_page->pos;
2171 	page_ptr = (void *)((u8 *)skb->cb + trans_pcie->page_offs);
2172 	*page_ptr = hdr_page->page;
2173 	memcpy(hdr_page->pos, skb->data + hdr_len, iv_len);
2174 	hdr_page->pos += iv_len;
2175 
2176 	/*
2177 	 * Pull the ieee80211 header + IV to be able to use TSO core,
2178 	 * we will restore it for the tx_status flow.
2179 	 */
2180 	skb_pull(skb, hdr_len + iv_len);
2181 
2182 	/*
2183 	 * Remove the length of all the headers that we don't actually
2184 	 * have in the MPDU by themselves, but that we duplicate into
2185 	 * all the different MSDUs inside the A-MSDU.
2186 	 */
2187 	le16_add_cpu(&tx_cmd->len, -snap_ip_tcp_hdrlen);
2188 
2189 	tso_start(skb, &tso);
2190 
2191 	while (total_len) {
2192 		/* this is the data left for this subframe */
2193 		unsigned int data_left =
2194 			min_t(unsigned int, mss, total_len);
2195 		struct sk_buff *csum_skb = NULL;
2196 		unsigned int hdr_tb_len;
2197 		dma_addr_t hdr_tb_phys;
2198 		struct tcphdr *tcph;
2199 		u8 *iph, *subf_hdrs_start = hdr_page->pos;
2200 
2201 		total_len -= data_left;
2202 
2203 		memset(hdr_page->pos, 0, amsdu_pad);
2204 		hdr_page->pos += amsdu_pad;
2205 		amsdu_pad = (4 - (sizeof(struct ethhdr) + snap_ip_tcp_hdrlen +
2206 				  data_left)) & 0x3;
2207 		ether_addr_copy(hdr_page->pos, ieee80211_get_DA(hdr));
2208 		hdr_page->pos += ETH_ALEN;
2209 		ether_addr_copy(hdr_page->pos, ieee80211_get_SA(hdr));
2210 		hdr_page->pos += ETH_ALEN;
2211 
2212 		length = snap_ip_tcp_hdrlen + data_left;
2213 		*((__be16 *)hdr_page->pos) = cpu_to_be16(length);
2214 		hdr_page->pos += sizeof(length);
2215 
2216 		/*
2217 		 * This will copy the SNAP as well which will be considered
2218 		 * as MAC header.
2219 		 */
2220 		tso_build_hdr(skb, hdr_page->pos, &tso, data_left, !total_len);
2221 		iph = hdr_page->pos + 8;
2222 		tcph = (void *)(iph + ip_hdrlen);
2223 
2224 		/* For testing on current hardware only */
2225 		if (trans_pcie->sw_csum_tx) {
2226 			csum_skb = alloc_skb(data_left + tcp_hdrlen(skb),
2227 					     GFP_ATOMIC);
2228 			if (!csum_skb)
2229 				return -ENOMEM;
2230 
2231 			iwl_compute_pseudo_hdr_csum(iph, tcph,
2232 						    skb->protocol ==
2233 							htons(ETH_P_IPV6),
2234 						    data_left);
2235 
2236 			skb_put_data(csum_skb, tcph, tcp_hdrlen(skb));
2237 			skb_reset_transport_header(csum_skb);
2238 			csum_skb->csum_start =
2239 				(unsigned char *)tcp_hdr(csum_skb) -
2240 						 csum_skb->head;
2241 		}
2242 
2243 		hdr_page->pos += snap_ip_tcp_hdrlen;
2244 
2245 		hdr_tb_len = hdr_page->pos - start_hdr;
2246 		hdr_tb_phys = dma_map_single(trans->dev, start_hdr,
2247 					     hdr_tb_len, DMA_TO_DEVICE);
2248 		if (unlikely(dma_mapping_error(trans->dev, hdr_tb_phys))) {
2249 			dev_kfree_skb(csum_skb);
2250 			return -EINVAL;
2251 		}
2252 		iwl_pcie_txq_build_tfd(trans, txq, hdr_tb_phys,
2253 				       hdr_tb_len, false);
2254 		trace_iwlwifi_dev_tx_tb(trans->dev, skb, start_hdr,
2255 					hdr_tb_len);
2256 		/* add this subframe's headers' length to the tx_cmd */
2257 		le16_add_cpu(&tx_cmd->len, hdr_page->pos - subf_hdrs_start);
2258 
2259 		/* prepare the start_hdr for the next subframe */
2260 		start_hdr = hdr_page->pos;
2261 
2262 		/* put the payload */
2263 		while (data_left) {
2264 			unsigned int size = min_t(unsigned int, tso.size,
2265 						  data_left);
2266 			dma_addr_t tb_phys;
2267 
2268 			if (trans_pcie->sw_csum_tx)
2269 				skb_put_data(csum_skb, tso.data, size);
2270 
2271 			tb_phys = dma_map_single(trans->dev, tso.data,
2272 						 size, DMA_TO_DEVICE);
2273 			if (unlikely(dma_mapping_error(trans->dev, tb_phys))) {
2274 				dev_kfree_skb(csum_skb);
2275 				return -EINVAL;
2276 			}
2277 
2278 			iwl_pcie_txq_build_tfd(trans, txq, tb_phys,
2279 					       size, false);
2280 			trace_iwlwifi_dev_tx_tb(trans->dev, skb, tso.data,
2281 						size);
2282 
2283 			data_left -= size;
2284 			tso_build_data(skb, &tso, size);
2285 		}
2286 
2287 		/* For testing on early hardware only */
2288 		if (trans_pcie->sw_csum_tx) {
2289 			__wsum csum;
2290 
2291 			csum = skb_checksum(csum_skb,
2292 					    skb_checksum_start_offset(csum_skb),
2293 					    csum_skb->len -
2294 					    skb_checksum_start_offset(csum_skb),
2295 					    0);
2296 			dev_kfree_skb(csum_skb);
2297 			dma_sync_single_for_cpu(trans->dev, hdr_tb_phys,
2298 						hdr_tb_len, DMA_TO_DEVICE);
2299 			tcph->check = csum_fold(csum);
2300 			dma_sync_single_for_device(trans->dev, hdr_tb_phys,
2301 						   hdr_tb_len, DMA_TO_DEVICE);
2302 		}
2303 	}
2304 
2305 	/* re -add the WiFi header and IV */
2306 	skb_push(skb, hdr_len + iv_len);
2307 
2308 	return 0;
2309 }
2310 #else /* CONFIG_INET */
2311 static int iwl_fill_data_tbs_amsdu(struct iwl_trans *trans, struct sk_buff *skb,
2312 				   struct iwl_txq *txq, u8 hdr_len,
2313 				   struct iwl_cmd_meta *out_meta,
2314 				   struct iwl_device_cmd *dev_cmd, u16 tb1_len)
2315 {
2316 	/* No A-MSDU without CONFIG_INET */
2317 	WARN_ON(1);
2318 
2319 	return -1;
2320 }
2321 #endif /* CONFIG_INET */
2322 
2323 int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
2324 		      struct iwl_device_cmd *dev_cmd, int txq_id)
2325 {
2326 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2327 	struct ieee80211_hdr *hdr;
2328 	struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *)dev_cmd->payload;
2329 	struct iwl_cmd_meta *out_meta;
2330 	struct iwl_txq *txq;
2331 	dma_addr_t tb0_phys, tb1_phys, scratch_phys;
2332 	void *tb1_addr;
2333 	void *tfd;
2334 	u16 len, tb1_len;
2335 	bool wait_write_ptr;
2336 	__le16 fc;
2337 	u8 hdr_len;
2338 	u16 wifi_seq;
2339 	bool amsdu;
2340 
2341 	txq = trans_pcie->txq[txq_id];
2342 
2343 	if (WARN_ONCE(!test_bit(txq_id, trans_pcie->queue_used),
2344 		      "TX on unused queue %d\n", txq_id))
2345 		return -EINVAL;
2346 
2347 	if (unlikely(trans_pcie->sw_csum_tx &&
2348 		     skb->ip_summed == CHECKSUM_PARTIAL)) {
2349 		int offs = skb_checksum_start_offset(skb);
2350 		int csum_offs = offs + skb->csum_offset;
2351 		__wsum csum;
2352 
2353 		if (skb_ensure_writable(skb, csum_offs + sizeof(__sum16)))
2354 			return -1;
2355 
2356 		csum = skb_checksum(skb, offs, skb->len - offs, 0);
2357 		*(__sum16 *)(skb->data + csum_offs) = csum_fold(csum);
2358 
2359 		skb->ip_summed = CHECKSUM_UNNECESSARY;
2360 	}
2361 
2362 	if (skb_is_nonlinear(skb) &&
2363 	    skb_shinfo(skb)->nr_frags > IWL_PCIE_MAX_FRAGS(trans_pcie) &&
2364 	    __skb_linearize(skb))
2365 		return -ENOMEM;
2366 
2367 	/* mac80211 always puts the full header into the SKB's head,
2368 	 * so there's no need to check if it's readable there
2369 	 */
2370 	hdr = (struct ieee80211_hdr *)skb->data;
2371 	fc = hdr->frame_control;
2372 	hdr_len = ieee80211_hdrlen(fc);
2373 
2374 	spin_lock(&txq->lock);
2375 
2376 	if (iwl_queue_space(trans, txq) < txq->high_mark) {
2377 		iwl_stop_queue(trans, txq);
2378 
2379 		/* don't put the packet on the ring, if there is no room */
2380 		if (unlikely(iwl_queue_space(trans, txq) < 3)) {
2381 			struct iwl_device_cmd **dev_cmd_ptr;
2382 
2383 			dev_cmd_ptr = (void *)((u8 *)skb->cb +
2384 					       trans_pcie->dev_cmd_offs);
2385 
2386 			*dev_cmd_ptr = dev_cmd;
2387 			__skb_queue_tail(&txq->overflow_q, skb);
2388 
2389 			spin_unlock(&txq->lock);
2390 			return 0;
2391 		}
2392 	}
2393 
2394 	/* In AGG mode, the index in the ring must correspond to the WiFi
2395 	 * sequence number. This is a HW requirements to help the SCD to parse
2396 	 * the BA.
2397 	 * Check here that the packets are in the right place on the ring.
2398 	 */
2399 	wifi_seq = IEEE80211_SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
2400 	WARN_ONCE(txq->ampdu &&
2401 		  (wifi_seq & 0xff) != txq->write_ptr,
2402 		  "Q: %d WiFi Seq %d tfdNum %d",
2403 		  txq_id, wifi_seq, txq->write_ptr);
2404 
2405 	/* Set up driver data for this TFD */
2406 	txq->entries[txq->write_ptr].skb = skb;
2407 	txq->entries[txq->write_ptr].cmd = dev_cmd;
2408 
2409 	dev_cmd->hdr.sequence =
2410 		cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
2411 			    INDEX_TO_SEQ(txq->write_ptr)));
2412 
2413 	tb0_phys = iwl_pcie_get_first_tb_dma(txq, txq->write_ptr);
2414 	scratch_phys = tb0_phys + sizeof(struct iwl_cmd_header) +
2415 		       offsetof(struct iwl_tx_cmd, scratch);
2416 
2417 	tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
2418 	tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
2419 
2420 	/* Set up first empty entry in queue's array of Tx/cmd buffers */
2421 	out_meta = &txq->entries[txq->write_ptr].meta;
2422 	out_meta->flags = 0;
2423 
2424 	/*
2425 	 * The second TB (tb1) points to the remainder of the TX command
2426 	 * and the 802.11 header - dword aligned size
2427 	 * (This calculation modifies the TX command, so do it before the
2428 	 * setup of the first TB)
2429 	 */
2430 	len = sizeof(struct iwl_tx_cmd) + sizeof(struct iwl_cmd_header) +
2431 	      hdr_len - IWL_FIRST_TB_SIZE;
2432 	/* do not align A-MSDU to dword as the subframe header aligns it */
2433 	amsdu = ieee80211_is_data_qos(fc) &&
2434 		(*ieee80211_get_qos_ctl(hdr) &
2435 		 IEEE80211_QOS_CTL_A_MSDU_PRESENT);
2436 	if (trans_pcie->sw_csum_tx || !amsdu) {
2437 		tb1_len = ALIGN(len, 4);
2438 		/* Tell NIC about any 2-byte padding after MAC header */
2439 		if (tb1_len != len)
2440 			tx_cmd->tx_flags |= cpu_to_le32(TX_CMD_FLG_MH_PAD);
2441 	} else {
2442 		tb1_len = len;
2443 	}
2444 
2445 	/*
2446 	 * The first TB points to bi-directional DMA data, we'll
2447 	 * memcpy the data into it later.
2448 	 */
2449 	iwl_pcie_txq_build_tfd(trans, txq, tb0_phys,
2450 			       IWL_FIRST_TB_SIZE, true);
2451 
2452 	/* there must be data left over for TB1 or this code must be changed */
2453 	BUILD_BUG_ON(sizeof(struct iwl_tx_cmd) < IWL_FIRST_TB_SIZE);
2454 
2455 	/* map the data for TB1 */
2456 	tb1_addr = ((u8 *)&dev_cmd->hdr) + IWL_FIRST_TB_SIZE;
2457 	tb1_phys = dma_map_single(trans->dev, tb1_addr, tb1_len, DMA_TO_DEVICE);
2458 	if (unlikely(dma_mapping_error(trans->dev, tb1_phys)))
2459 		goto out_err;
2460 	iwl_pcie_txq_build_tfd(trans, txq, tb1_phys, tb1_len, false);
2461 
2462 	trace_iwlwifi_dev_tx(trans->dev, skb,
2463 			     iwl_pcie_get_tfd(trans, txq,
2464 					      txq->write_ptr),
2465 			     trans_pcie->tfd_size,
2466 			     &dev_cmd->hdr, IWL_FIRST_TB_SIZE + tb1_len,
2467 			     hdr_len);
2468 
2469 	/*
2470 	 * If gso_size wasn't set, don't give the frame "amsdu treatment"
2471 	 * (adding subframes, etc.).
2472 	 * This can happen in some testing flows when the amsdu was already
2473 	 * pre-built, and we just need to send the resulting skb.
2474 	 */
2475 	if (amsdu && skb_shinfo(skb)->gso_size) {
2476 		if (unlikely(iwl_fill_data_tbs_amsdu(trans, skb, txq, hdr_len,
2477 						     out_meta, dev_cmd,
2478 						     tb1_len)))
2479 			goto out_err;
2480 	} else {
2481 		struct sk_buff *frag;
2482 
2483 		if (unlikely(iwl_fill_data_tbs(trans, skb, txq, hdr_len,
2484 					       out_meta)))
2485 			goto out_err;
2486 
2487 		skb_walk_frags(skb, frag) {
2488 			if (unlikely(iwl_fill_data_tbs(trans, frag, txq, 0,
2489 						       out_meta)))
2490 				goto out_err;
2491 		}
2492 	}
2493 
2494 	/* building the A-MSDU might have changed this data, so memcpy it now */
2495 	memcpy(&txq->first_tb_bufs[txq->write_ptr], dev_cmd, IWL_FIRST_TB_SIZE);
2496 
2497 	tfd = iwl_pcie_get_tfd(trans, txq, txq->write_ptr);
2498 	/* Set up entry for this TFD in Tx byte-count array */
2499 	iwl_pcie_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len),
2500 					 iwl_pcie_tfd_get_num_tbs(trans, tfd));
2501 
2502 	wait_write_ptr = ieee80211_has_morefrags(fc);
2503 
2504 	/* start timer if queue currently empty */
2505 	if (txq->read_ptr == txq->write_ptr) {
2506 		if (txq->wd_timeout) {
2507 			/*
2508 			 * If the TXQ is active, then set the timer, if not,
2509 			 * set the timer in remainder so that the timer will
2510 			 * be armed with the right value when the station will
2511 			 * wake up.
2512 			 */
2513 			if (!txq->frozen)
2514 				mod_timer(&txq->stuck_timer,
2515 					  jiffies + txq->wd_timeout);
2516 			else
2517 				txq->frozen_expiry_remainder = txq->wd_timeout;
2518 		}
2519 		IWL_DEBUG_RPM(trans, "Q: %d first tx - take ref\n", txq->id);
2520 		iwl_trans_ref(trans);
2521 	}
2522 
2523 	/* Tell device the write index *just past* this latest filled TFD */
2524 	txq->write_ptr = iwl_queue_inc_wrap(trans, txq->write_ptr);
2525 	if (!wait_write_ptr)
2526 		iwl_pcie_txq_inc_wr_ptr(trans, txq);
2527 
2528 	/*
2529 	 * At this point the frame is "transmitted" successfully
2530 	 * and we will get a TX status notification eventually.
2531 	 */
2532 	spin_unlock(&txq->lock);
2533 	return 0;
2534 out_err:
2535 	iwl_pcie_tfd_unmap(trans, out_meta, txq, txq->write_ptr);
2536 	spin_unlock(&txq->lock);
2537 	return -1;
2538 }
2539