xref: /linux/drivers/gpu/drm/bridge/adv7511/adv7511.h (revision 975ef7ff81bb000af6e6c8e63e81f89f3468dcf7)
1 /*
2  * Analog Devices ADV7511 HDMI transmitter driver
3  *
4  * Copyright 2012 Analog Devices Inc.
5  *
6  * Licensed under the GPL-2.
7  */
8 
9 #ifndef __DRM_I2C_ADV7511_H__
10 #define __DRM_I2C_ADV7511_H__
11 
12 #include <linux/hdmi.h>
13 #include <linux/i2c.h>
14 #include <linux/regmap.h>
15 #include <linux/regulator/consumer.h>
16 
17 #include <drm/drm_crtc_helper.h>
18 #include <drm/drm_mipi_dsi.h>
19 
20 #define ADV7511_REG_CHIP_REVISION		0x00
21 #define ADV7511_REG_N0				0x01
22 #define ADV7511_REG_N1				0x02
23 #define ADV7511_REG_N2				0x03
24 #define ADV7511_REG_SPDIF_FREQ			0x04
25 #define ADV7511_REG_CTS_AUTOMATIC1		0x05
26 #define ADV7511_REG_CTS_AUTOMATIC2		0x06
27 #define ADV7511_REG_CTS_MANUAL0			0x07
28 #define ADV7511_REG_CTS_MANUAL1			0x08
29 #define ADV7511_REG_CTS_MANUAL2			0x09
30 #define ADV7511_REG_AUDIO_SOURCE		0x0a
31 #define ADV7511_REG_AUDIO_CONFIG		0x0b
32 #define ADV7511_REG_I2S_CONFIG			0x0c
33 #define ADV7511_REG_I2S_WIDTH			0x0d
34 #define ADV7511_REG_AUDIO_SUB_SRC0		0x0e
35 #define ADV7511_REG_AUDIO_SUB_SRC1		0x0f
36 #define ADV7511_REG_AUDIO_SUB_SRC2		0x10
37 #define ADV7511_REG_AUDIO_SUB_SRC3		0x11
38 #define ADV7511_REG_AUDIO_CFG1			0x12
39 #define ADV7511_REG_AUDIO_CFG2			0x13
40 #define ADV7511_REG_AUDIO_CFG3			0x14
41 #define ADV7511_REG_I2C_FREQ_ID_CFG		0x15
42 #define ADV7511_REG_VIDEO_INPUT_CFG1		0x16
43 #define ADV7511_REG_CSC_UPPER(x)		(0x18 + (x) * 2)
44 #define ADV7511_REG_CSC_LOWER(x)		(0x19 + (x) * 2)
45 #define ADV7511_REG_SYNC_DECODER(x)		(0x30 + (x))
46 #define ADV7511_REG_DE_GENERATOR		(0x35 + (x))
47 #define ADV7511_REG_PIXEL_REPETITION		0x3b
48 #define ADV7511_REG_VIC_MANUAL			0x3c
49 #define ADV7511_REG_VIC_SEND			0x3d
50 #define ADV7511_REG_VIC_DETECTED		0x3e
51 #define ADV7511_REG_AUX_VIC_DETECTED		0x3f
52 #define ADV7511_REG_PACKET_ENABLE0		0x40
53 #define ADV7511_REG_POWER			0x41
54 #define ADV7511_REG_STATUS			0x42
55 #define ADV7511_REG_EDID_I2C_ADDR		0x43
56 #define ADV7511_REG_PACKET_ENABLE1		0x44
57 #define ADV7511_REG_PACKET_I2C_ADDR		0x45
58 #define ADV7511_REG_DSD_ENABLE			0x46
59 #define ADV7511_REG_VIDEO_INPUT_CFG2		0x48
60 #define ADV7511_REG_INFOFRAME_UPDATE		0x4a
61 #define ADV7511_REG_GC(x)			(0x4b + (x)) /* 0x4b - 0x51 */
62 #define ADV7511_REG_AVI_INFOFRAME_VERSION	0x52
63 #define ADV7511_REG_AVI_INFOFRAME_LENGTH	0x53
64 #define ADV7511_REG_AVI_INFOFRAME_CHECKSUM	0x54
65 #define ADV7511_REG_AVI_INFOFRAME(x)		(0x55 + (x)) /* 0x55 - 0x6f */
66 #define ADV7511_REG_AUDIO_INFOFRAME_VERSION	0x70
67 #define ADV7511_REG_AUDIO_INFOFRAME_LENGTH	0x71
68 #define ADV7511_REG_AUDIO_INFOFRAME_CHECKSUM	0x72
69 #define ADV7511_REG_AUDIO_INFOFRAME(x)		(0x73 + (x)) /* 0x73 - 0x7c */
70 #define ADV7511_REG_INT_ENABLE(x)		(0x94 + (x))
71 #define ADV7511_REG_INT(x)			(0x96 + (x))
72 #define ADV7511_REG_INPUT_CLK_DIV		0x9d
73 #define ADV7511_REG_PLL_STATUS			0x9e
74 #define ADV7511_REG_HDMI_POWER			0xa1
75 #define ADV7511_REG_HDCP_HDMI_CFG		0xaf
76 #define ADV7511_REG_AN(x)			(0xb0 + (x)) /* 0xb0 - 0xb7 */
77 #define ADV7511_REG_HDCP_STATUS			0xb8
78 #define ADV7511_REG_BCAPS			0xbe
79 #define ADV7511_REG_BKSV(x)			(0xc0 + (x)) /* 0xc0 - 0xc3 */
80 #define ADV7511_REG_EDID_SEGMENT		0xc4
81 #define ADV7511_REG_DDC_STATUS			0xc8
82 #define ADV7511_REG_EDID_READ_CTRL		0xc9
83 #define ADV7511_REG_BSTATUS(x)			(0xca + (x)) /* 0xca - 0xcb */
84 #define ADV7511_REG_TIMING_GEN_SEQ		0xd0
85 #define ADV7511_REG_POWER2			0xd6
86 #define ADV7511_REG_HSYNC_PLACEMENT_MSB		0xfa
87 
88 #define ADV7511_REG_SYNC_ADJUSTMENT(x)		(0xd7 + (x)) /* 0xd7 - 0xdc */
89 #define ADV7511_REG_TMDS_CLOCK_INV		0xde
90 #define ADV7511_REG_ARC_CTRL			0xdf
91 #define ADV7511_REG_CEC_I2C_ADDR		0xe1
92 #define ADV7511_REG_CEC_CTRL			0xe2
93 #define ADV7511_REG_CHIP_ID_HIGH		0xf5
94 #define ADV7511_REG_CHIP_ID_LOW			0xf6
95 
96 /* Hardware defined default addresses for I2C register maps */
97 #define ADV7511_CEC_I2C_ADDR_DEFAULT		0x3c
98 #define ADV7511_EDID_I2C_ADDR_DEFAULT		0x3f
99 #define ADV7511_PACKET_I2C_ADDR_DEFAULT		0x38
100 
101 #define ADV7511_CSC_ENABLE			BIT(7)
102 #define ADV7511_CSC_UPDATE_MODE			BIT(5)
103 
104 #define ADV7511_INT0_HPD			BIT(7)
105 #define ADV7511_INT0_VSYNC			BIT(5)
106 #define ADV7511_INT0_AUDIO_FIFO_FULL		BIT(4)
107 #define ADV7511_INT0_EDID_READY			BIT(2)
108 #define ADV7511_INT0_HDCP_AUTHENTICATED		BIT(1)
109 
110 #define ADV7511_INT1_DDC_ERROR			BIT(7)
111 #define ADV7511_INT1_BKSV			BIT(6)
112 #define ADV7511_INT1_CEC_TX_READY		BIT(5)
113 #define ADV7511_INT1_CEC_TX_ARBIT_LOST		BIT(4)
114 #define ADV7511_INT1_CEC_TX_RETRY_TIMEOUT	BIT(3)
115 #define ADV7511_INT1_CEC_RX_READY3		BIT(2)
116 #define ADV7511_INT1_CEC_RX_READY2		BIT(1)
117 #define ADV7511_INT1_CEC_RX_READY1		BIT(0)
118 
119 #define ADV7511_ARC_CTRL_POWER_DOWN		BIT(0)
120 
121 #define ADV7511_CEC_CTRL_POWER_DOWN		BIT(0)
122 
123 #define ADV7511_POWER_POWER_DOWN		BIT(6)
124 
125 #define ADV7511_HDMI_CFG_MODE_MASK		0x2
126 #define ADV7511_HDMI_CFG_MODE_DVI		0x0
127 #define ADV7511_HDMI_CFG_MODE_HDMI		0x2
128 
129 #define ADV7511_AUDIO_SELECT_I2C		0x0
130 #define ADV7511_AUDIO_SELECT_SPDIF		0x1
131 #define ADV7511_AUDIO_SELECT_DSD		0x2
132 #define ADV7511_AUDIO_SELECT_HBR		0x3
133 #define ADV7511_AUDIO_SELECT_DST		0x4
134 
135 #define ADV7511_I2S_SAMPLE_LEN_16		0x2
136 #define ADV7511_I2S_SAMPLE_LEN_20		0x3
137 #define ADV7511_I2S_SAMPLE_LEN_18		0x4
138 #define ADV7511_I2S_SAMPLE_LEN_22		0x5
139 #define ADV7511_I2S_SAMPLE_LEN_19		0x8
140 #define ADV7511_I2S_SAMPLE_LEN_23		0x9
141 #define ADV7511_I2S_SAMPLE_LEN_24		0xb
142 #define ADV7511_I2S_SAMPLE_LEN_17		0xc
143 #define ADV7511_I2S_SAMPLE_LEN_21		0xd
144 
145 #define ADV7511_SAMPLE_FREQ_44100		0x0
146 #define ADV7511_SAMPLE_FREQ_48000		0x2
147 #define ADV7511_SAMPLE_FREQ_32000		0x3
148 #define ADV7511_SAMPLE_FREQ_88200		0x8
149 #define ADV7511_SAMPLE_FREQ_96000		0xa
150 #define ADV7511_SAMPLE_FREQ_176400		0xc
151 #define ADV7511_SAMPLE_FREQ_192000		0xe
152 
153 #define ADV7511_STATUS_POWER_DOWN_POLARITY	BIT(7)
154 #define ADV7511_STATUS_HPD			BIT(6)
155 #define ADV7511_STATUS_MONITOR_SENSE		BIT(5)
156 #define ADV7511_STATUS_I2S_32BIT_MODE		BIT(3)
157 
158 #define ADV7511_PACKET_ENABLE_N_CTS		BIT(8+6)
159 #define ADV7511_PACKET_ENABLE_AUDIO_SAMPLE	BIT(8+5)
160 #define ADV7511_PACKET_ENABLE_AVI_INFOFRAME	BIT(8+4)
161 #define ADV7511_PACKET_ENABLE_AUDIO_INFOFRAME	BIT(8+3)
162 #define ADV7511_PACKET_ENABLE_GC		BIT(7)
163 #define ADV7511_PACKET_ENABLE_SPD		BIT(6)
164 #define ADV7511_PACKET_ENABLE_MPEG		BIT(5)
165 #define ADV7511_PACKET_ENABLE_ACP		BIT(4)
166 #define ADV7511_PACKET_ENABLE_ISRC		BIT(3)
167 #define ADV7511_PACKET_ENABLE_GM		BIT(2)
168 #define ADV7511_PACKET_ENABLE_SPARE2		BIT(1)
169 #define ADV7511_PACKET_ENABLE_SPARE1		BIT(0)
170 
171 #define ADV7511_REG_POWER2_HPD_SRC_MASK		0xc0
172 #define ADV7511_REG_POWER2_HPD_SRC_BOTH		0x00
173 #define ADV7511_REG_POWER2_HPD_SRC_HPD		0x40
174 #define ADV7511_REG_POWER2_HPD_SRC_CEC		0x80
175 #define ADV7511_REG_POWER2_HPD_SRC_NONE		0xc0
176 #define ADV7511_REG_POWER2_TDMS_ENABLE		BIT(4)
177 #define ADV7511_REG_POWER2_GATE_INPUT_CLK	BIT(0)
178 
179 #define ADV7511_LOW_REFRESH_RATE_NONE		0x0
180 #define ADV7511_LOW_REFRESH_RATE_24HZ		0x1
181 #define ADV7511_LOW_REFRESH_RATE_25HZ		0x2
182 #define ADV7511_LOW_REFRESH_RATE_30HZ		0x3
183 
184 #define ADV7511_AUDIO_CFG3_LEN_MASK		0x0f
185 #define ADV7511_I2C_FREQ_ID_CFG_RATE_MASK	0xf0
186 
187 #define ADV7511_AUDIO_SOURCE_I2S		0
188 #define ADV7511_AUDIO_SOURCE_SPDIF		1
189 
190 #define ADV7511_I2S_FORMAT_I2S			0
191 #define ADV7511_I2S_FORMAT_RIGHT_J		1
192 #define ADV7511_I2S_FORMAT_LEFT_J		2
193 
194 #define ADV7511_PACKET(p, x)	    ((p) * 0x20 + (x))
195 #define ADV7511_PACKET_SDP(x)	    ADV7511_PACKET(0, x)
196 #define ADV7511_PACKET_MPEG(x)	    ADV7511_PACKET(1, x)
197 #define ADV7511_PACKET_ACP(x)	    ADV7511_PACKET(2, x)
198 #define ADV7511_PACKET_ISRC1(x)	    ADV7511_PACKET(3, x)
199 #define ADV7511_PACKET_ISRC2(x)	    ADV7511_PACKET(4, x)
200 #define ADV7511_PACKET_GM(x)	    ADV7511_PACKET(5, x)
201 #define ADV7511_PACKET_SPARE(x)	    ADV7511_PACKET(6, x)
202 
203 #define ADV7511_REG_CEC_TX_FRAME_HDR	0x00
204 #define ADV7511_REG_CEC_TX_FRAME_DATA0	0x01
205 #define ADV7511_REG_CEC_TX_FRAME_LEN	0x10
206 #define ADV7511_REG_CEC_TX_ENABLE	0x11
207 #define ADV7511_REG_CEC_TX_RETRY	0x12
208 #define ADV7511_REG_CEC_TX_LOW_DRV_CNT	0x14
209 #define ADV7511_REG_CEC_RX_FRAME_HDR	0x15
210 #define ADV7511_REG_CEC_RX_FRAME_DATA0	0x16
211 #define ADV7511_REG_CEC_RX_FRAME_LEN	0x25
212 #define ADV7511_REG_CEC_RX_ENABLE	0x26
213 #define ADV7511_REG_CEC_RX_BUFFERS	0x4a
214 #define ADV7511_REG_CEC_LOG_ADDR_MASK	0x4b
215 #define ADV7511_REG_CEC_LOG_ADDR_0_1	0x4c
216 #define ADV7511_REG_CEC_LOG_ADDR_2	0x4d
217 #define ADV7511_REG_CEC_CLK_DIV		0x4e
218 #define ADV7511_REG_CEC_SOFT_RESET	0x50
219 
220 #define ADV7533_REG_CEC_OFFSET		0x70
221 
222 enum adv7511_input_clock {
223 	ADV7511_INPUT_CLOCK_1X,
224 	ADV7511_INPUT_CLOCK_2X,
225 	ADV7511_INPUT_CLOCK_DDR,
226 };
227 
228 enum adv7511_input_justification {
229 	ADV7511_INPUT_JUSTIFICATION_EVENLY = 0,
230 	ADV7511_INPUT_JUSTIFICATION_RIGHT = 1,
231 	ADV7511_INPUT_JUSTIFICATION_LEFT = 2,
232 };
233 
234 enum adv7511_input_sync_pulse {
235 	ADV7511_INPUT_SYNC_PULSE_DE = 0,
236 	ADV7511_INPUT_SYNC_PULSE_HSYNC = 1,
237 	ADV7511_INPUT_SYNC_PULSE_VSYNC = 2,
238 	ADV7511_INPUT_SYNC_PULSE_NONE = 3,
239 };
240 
241 /**
242  * enum adv7511_sync_polarity - Polarity for the input sync signals
243  * @ADV7511_SYNC_POLARITY_PASSTHROUGH:  Sync polarity matches that of
244  *				       the currently configured mode.
245  * @ADV7511_SYNC_POLARITY_LOW:	    Sync polarity is low
246  * @ADV7511_SYNC_POLARITY_HIGH:	    Sync polarity is high
247  *
248  * If the polarity is set to either LOW or HIGH the driver will configure the
249  * ADV7511 to internally invert the sync signal if required to match the sync
250  * polarity setting for the currently selected output mode.
251  *
252  * If the polarity is set to PASSTHROUGH, the ADV7511 will route the signal
253  * unchanged. This is used when the upstream graphics core already generates
254  * the sync signals with the correct polarity.
255  */
256 enum adv7511_sync_polarity {
257 	ADV7511_SYNC_POLARITY_PASSTHROUGH,
258 	ADV7511_SYNC_POLARITY_LOW,
259 	ADV7511_SYNC_POLARITY_HIGH,
260 };
261 
262 /**
263  * struct adv7511_link_config - Describes adv7511 hardware configuration
264  * @input_color_depth:		Number of bits per color component (8, 10 or 12)
265  * @input_colorspace:		The input colorspace (RGB, YUV444, YUV422)
266  * @input_clock:		The input video clock style (1x, 2x, DDR)
267  * @input_style:		The input component arrangement variant
268  * @input_justification:	Video input format bit justification
269  * @clock_delay:		Clock delay for the input clock (in ps)
270  * @embedded_sync:		Video input uses BT.656-style embedded sync
271  * @sync_pulse:			Select the sync pulse
272  * @vsync_polarity:		vsync input signal configuration
273  * @hsync_polarity:		hsync input signal configuration
274  */
275 struct adv7511_link_config {
276 	unsigned int input_color_depth;
277 	enum hdmi_colorspace input_colorspace;
278 	enum adv7511_input_clock input_clock;
279 	unsigned int input_style;
280 	enum adv7511_input_justification input_justification;
281 
282 	int clock_delay;
283 
284 	bool embedded_sync;
285 	enum adv7511_input_sync_pulse sync_pulse;
286 	enum adv7511_sync_polarity vsync_polarity;
287 	enum adv7511_sync_polarity hsync_polarity;
288 };
289 
290 /**
291  * enum adv7511_csc_scaling - Scaling factor for the ADV7511 CSC
292  * @ADV7511_CSC_SCALING_1: CSC results are not scaled
293  * @ADV7511_CSC_SCALING_2: CSC results are scaled by a factor of two
294  * @ADV7511_CSC_SCALING_4: CSC results are scalled by a factor of four
295  */
296 enum adv7511_csc_scaling {
297 	ADV7511_CSC_SCALING_1 = 0,
298 	ADV7511_CSC_SCALING_2 = 1,
299 	ADV7511_CSC_SCALING_4 = 2,
300 };
301 
302 /**
303  * struct adv7511_video_config - Describes adv7511 hardware configuration
304  * @csc_enable:			Whether to enable color space conversion
305  * @csc_scaling_factor:		Color space conversion scaling factor
306  * @csc_coefficents:		Color space conversion coefficents
307  * @hdmi_mode:			Whether to use HDMI or DVI output mode
308  * @avi_infoframe:		HDMI infoframe
309  */
310 struct adv7511_video_config {
311 	bool csc_enable;
312 	enum adv7511_csc_scaling csc_scaling_factor;
313 	const uint16_t *csc_coefficents;
314 
315 	bool hdmi_mode;
316 	struct hdmi_avi_infoframe avi_infoframe;
317 };
318 
319 enum adv7511_type {
320 	ADV7511,
321 	ADV7533,
322 };
323 
324 #define ADV7511_MAX_ADDRS 3
325 
326 struct adv7511 {
327 	struct i2c_client *i2c_main;
328 	struct i2c_client *i2c_edid;
329 	struct i2c_client *i2c_packet;
330 	struct i2c_client *i2c_cec;
331 
332 	struct regmap *regmap;
333 	struct regmap *regmap_cec;
334 	enum drm_connector_status status;
335 	bool powered;
336 
337 	struct drm_display_mode curr_mode;
338 
339 	unsigned int f_tmds;
340 	unsigned int f_audio;
341 	unsigned int audio_source;
342 
343 	unsigned int current_edid_segment;
344 	uint8_t edid_buf[256];
345 	bool edid_read;
346 
347 	wait_queue_head_t wq;
348 	struct work_struct hpd_work;
349 
350 	struct drm_bridge bridge;
351 	struct drm_connector connector;
352 
353 	bool embedded_sync;
354 	enum adv7511_sync_polarity vsync_polarity;
355 	enum adv7511_sync_polarity hsync_polarity;
356 	bool rgb;
357 
358 	struct gpio_desc *gpio_pd;
359 
360 	struct regulator_bulk_data *supplies;
361 	unsigned int num_supplies;
362 
363 	/* ADV7533 DSI RX related params */
364 	struct device_node *host_node;
365 	struct mipi_dsi_device *dsi;
366 	u8 num_dsi_lanes;
367 	bool use_timing_gen;
368 
369 	enum adv7511_type type;
370 	struct platform_device *audio_pdev;
371 
372 	struct cec_adapter *cec_adap;
373 	u8   cec_addr[ADV7511_MAX_ADDRS];
374 	u8   cec_valid_addrs;
375 	bool cec_enabled_adap;
376 	struct clk *cec_clk;
377 	u32 cec_clk_freq;
378 };
379 
380 #ifdef CONFIG_DRM_I2C_ADV7511_CEC
381 int adv7511_cec_init(struct device *dev, struct adv7511 *adv7511);
382 void adv7511_cec_irq_process(struct adv7511 *adv7511, unsigned int irq1);
383 #else
384 static inline int adv7511_cec_init(struct device *dev, struct adv7511 *adv7511)
385 {
386 	unsigned int offset = adv7511->type == ADV7533 ?
387 						ADV7533_REG_CEC_OFFSET : 0;
388 
389 	regmap_write(adv7511->regmap, ADV7511_REG_CEC_CTRL + offset,
390 		     ADV7511_CEC_CTRL_POWER_DOWN);
391 	return 0;
392 }
393 #endif
394 
395 #ifdef CONFIG_DRM_I2C_ADV7533
396 void adv7533_dsi_power_on(struct adv7511 *adv);
397 void adv7533_dsi_power_off(struct adv7511 *adv);
398 void adv7533_mode_set(struct adv7511 *adv, struct drm_display_mode *mode);
399 int adv7533_patch_registers(struct adv7511 *adv);
400 int adv7533_patch_cec_registers(struct adv7511 *adv);
401 int adv7533_attach_dsi(struct adv7511 *adv);
402 void adv7533_detach_dsi(struct adv7511 *adv);
403 int adv7533_parse_dt(struct device_node *np, struct adv7511 *adv);
404 #else
405 static inline void adv7533_dsi_power_on(struct adv7511 *adv)
406 {
407 }
408 
409 static inline void adv7533_dsi_power_off(struct adv7511 *adv)
410 {
411 }
412 
413 static inline void adv7533_mode_set(struct adv7511 *adv,
414 				    struct drm_display_mode *mode)
415 {
416 }
417 
418 static inline int adv7533_patch_registers(struct adv7511 *adv)
419 {
420 	return -ENODEV;
421 }
422 
423 static inline int adv7533_patch_cec_registers(struct adv7511 *adv)
424 {
425 	return -ENODEV;
426 }
427 
428 static inline int adv7533_attach_dsi(struct adv7511 *adv)
429 {
430 	return -ENODEV;
431 }
432 
433 static inline void adv7533_detach_dsi(struct adv7511 *adv)
434 {
435 }
436 
437 static inline int adv7533_parse_dt(struct device_node *np, struct adv7511 *adv)
438 {
439 	return -ENODEV;
440 }
441 #endif
442 
443 #ifdef CONFIG_DRM_I2C_ADV7511_AUDIO
444 int adv7511_audio_init(struct device *dev, struct adv7511 *adv7511);
445 void adv7511_audio_exit(struct adv7511 *adv7511);
446 #else /*CONFIG_DRM_I2C_ADV7511_AUDIO */
447 static inline int adv7511_audio_init(struct device *dev, struct adv7511 *adv7511)
448 {
449 	return 0;
450 }
451 static inline void adv7511_audio_exit(struct adv7511 *adv7511)
452 {
453 }
454 #endif /* CONFIG_DRM_I2C_ADV7511_AUDIO */
455 
456 #endif /* __DRM_I2C_ADV7511_H__ */
457