xref: /linux/drivers/gpu/drm/amd/include/vi_structs.h (revision e2be04c7f9958dde770eeb8b30e829ca969b37bb)
1 /*
2  * Copyright 2012 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  */
23 
24 #ifndef VI_STRUCTS_H_
25 #define VI_STRUCTS_H_
26 
27 struct vi_sdma_mqd {
28 	uint32_t sdmax_rlcx_rb_cntl;
29 	uint32_t sdmax_rlcx_rb_base;
30 	uint32_t sdmax_rlcx_rb_base_hi;
31 	uint32_t sdmax_rlcx_rb_rptr;
32 	uint32_t sdmax_rlcx_rb_wptr;
33 	uint32_t sdmax_rlcx_rb_wptr_poll_cntl;
34 	uint32_t sdmax_rlcx_rb_wptr_poll_addr_hi;
35 	uint32_t sdmax_rlcx_rb_wptr_poll_addr_lo;
36 	uint32_t sdmax_rlcx_rb_rptr_addr_hi;
37 	uint32_t sdmax_rlcx_rb_rptr_addr_lo;
38 	uint32_t sdmax_rlcx_ib_cntl;
39 	uint32_t sdmax_rlcx_ib_rptr;
40 	uint32_t sdmax_rlcx_ib_offset;
41 	uint32_t sdmax_rlcx_ib_base_lo;
42 	uint32_t sdmax_rlcx_ib_base_hi;
43 	uint32_t sdmax_rlcx_ib_size;
44 	uint32_t sdmax_rlcx_skip_cntl;
45 	uint32_t sdmax_rlcx_context_status;
46 	uint32_t sdmax_rlcx_doorbell;
47 	uint32_t sdmax_rlcx_virtual_addr;
48 	uint32_t sdmax_rlcx_ape1_cntl;
49 	uint32_t sdmax_rlcx_doorbell_log;
50 	uint32_t reserved_22;
51 	uint32_t reserved_23;
52 	uint32_t reserved_24;
53 	uint32_t reserved_25;
54 	uint32_t reserved_26;
55 	uint32_t reserved_27;
56 	uint32_t reserved_28;
57 	uint32_t reserved_29;
58 	uint32_t reserved_30;
59 	uint32_t reserved_31;
60 	uint32_t reserved_32;
61 	uint32_t reserved_33;
62 	uint32_t reserved_34;
63 	uint32_t reserved_35;
64 	uint32_t reserved_36;
65 	uint32_t reserved_37;
66 	uint32_t reserved_38;
67 	uint32_t reserved_39;
68 	uint32_t reserved_40;
69 	uint32_t reserved_41;
70 	uint32_t reserved_42;
71 	uint32_t reserved_43;
72 	uint32_t reserved_44;
73 	uint32_t reserved_45;
74 	uint32_t reserved_46;
75 	uint32_t reserved_47;
76 	uint32_t reserved_48;
77 	uint32_t reserved_49;
78 	uint32_t reserved_50;
79 	uint32_t reserved_51;
80 	uint32_t reserved_52;
81 	uint32_t reserved_53;
82 	uint32_t reserved_54;
83 	uint32_t reserved_55;
84 	uint32_t reserved_56;
85 	uint32_t reserved_57;
86 	uint32_t reserved_58;
87 	uint32_t reserved_59;
88 	uint32_t reserved_60;
89 	uint32_t reserved_61;
90 	uint32_t reserved_62;
91 	uint32_t reserved_63;
92 	uint32_t reserved_64;
93 	uint32_t reserved_65;
94 	uint32_t reserved_66;
95 	uint32_t reserved_67;
96 	uint32_t reserved_68;
97 	uint32_t reserved_69;
98 	uint32_t reserved_70;
99 	uint32_t reserved_71;
100 	uint32_t reserved_72;
101 	uint32_t reserved_73;
102 	uint32_t reserved_74;
103 	uint32_t reserved_75;
104 	uint32_t reserved_76;
105 	uint32_t reserved_77;
106 	uint32_t reserved_78;
107 	uint32_t reserved_79;
108 	uint32_t reserved_80;
109 	uint32_t reserved_81;
110 	uint32_t reserved_82;
111 	uint32_t reserved_83;
112 	uint32_t reserved_84;
113 	uint32_t reserved_85;
114 	uint32_t reserved_86;
115 	uint32_t reserved_87;
116 	uint32_t reserved_88;
117 	uint32_t reserved_89;
118 	uint32_t reserved_90;
119 	uint32_t reserved_91;
120 	uint32_t reserved_92;
121 	uint32_t reserved_93;
122 	uint32_t reserved_94;
123 	uint32_t reserved_95;
124 	uint32_t reserved_96;
125 	uint32_t reserved_97;
126 	uint32_t reserved_98;
127 	uint32_t reserved_99;
128 	uint32_t reserved_100;
129 	uint32_t reserved_101;
130 	uint32_t reserved_102;
131 	uint32_t reserved_103;
132 	uint32_t reserved_104;
133 	uint32_t reserved_105;
134 	uint32_t reserved_106;
135 	uint32_t reserved_107;
136 	uint32_t reserved_108;
137 	uint32_t reserved_109;
138 	uint32_t reserved_110;
139 	uint32_t reserved_111;
140 	uint32_t reserved_112;
141 	uint32_t reserved_113;
142 	uint32_t reserved_114;
143 	uint32_t reserved_115;
144 	uint32_t reserved_116;
145 	uint32_t reserved_117;
146 	uint32_t reserved_118;
147 	uint32_t reserved_119;
148 	uint32_t reserved_120;
149 	uint32_t reserved_121;
150 	uint32_t reserved_122;
151 	uint32_t reserved_123;
152 	uint32_t reserved_124;
153 	uint32_t reserved_125;
154 	uint32_t reserved_126;
155 	uint32_t reserved_127;
156 };
157 
158 struct vi_mqd {
159 	uint32_t header;
160 	uint32_t compute_dispatch_initiator;
161 	uint32_t compute_dim_x;
162 	uint32_t compute_dim_y;
163 	uint32_t compute_dim_z;
164 	uint32_t compute_start_x;
165 	uint32_t compute_start_y;
166 	uint32_t compute_start_z;
167 	uint32_t compute_num_thread_x;
168 	uint32_t compute_num_thread_y;
169 	uint32_t compute_num_thread_z;
170 	uint32_t compute_pipelinestat_enable;
171 	uint32_t compute_perfcount_enable;
172 	uint32_t compute_pgm_lo;
173 	uint32_t compute_pgm_hi;
174 	uint32_t compute_tba_lo;
175 	uint32_t compute_tba_hi;
176 	uint32_t compute_tma_lo;
177 	uint32_t compute_tma_hi;
178 	uint32_t compute_pgm_rsrc1;
179 	uint32_t compute_pgm_rsrc2;
180 	uint32_t compute_vmid;
181 	uint32_t compute_resource_limits;
182 	uint32_t compute_static_thread_mgmt_se0;
183 	uint32_t compute_static_thread_mgmt_se1;
184 	uint32_t compute_tmpring_size;
185 	uint32_t compute_static_thread_mgmt_se2;
186 	uint32_t compute_static_thread_mgmt_se3;
187 	uint32_t compute_restart_x;
188 	uint32_t compute_restart_y;
189 	uint32_t compute_restart_z;
190 	uint32_t compute_thread_trace_enable;
191 	uint32_t compute_misc_reserved;
192 	uint32_t compute_dispatch_id;
193 	uint32_t compute_threadgroup_id;
194 	uint32_t compute_relaunch;
195 	uint32_t compute_wave_restore_addr_lo;
196 	uint32_t compute_wave_restore_addr_hi;
197 	uint32_t compute_wave_restore_control;
198 	uint32_t reserved9;
199 	uint32_t reserved10;
200 	uint32_t reserved11;
201 	uint32_t reserved12;
202 	uint32_t reserved13;
203 	uint32_t reserved14;
204 	uint32_t reserved15;
205 	uint32_t reserved16;
206 	uint32_t reserved17;
207 	uint32_t reserved18;
208 	uint32_t reserved19;
209 	uint32_t reserved20;
210 	uint32_t reserved21;
211 	uint32_t reserved22;
212 	uint32_t reserved23;
213 	uint32_t reserved24;
214 	uint32_t reserved25;
215 	uint32_t reserved26;
216 	uint32_t reserved27;
217 	uint32_t reserved28;
218 	uint32_t reserved29;
219 	uint32_t reserved30;
220 	uint32_t reserved31;
221 	uint32_t reserved32;
222 	uint32_t reserved33;
223 	uint32_t reserved34;
224 	uint32_t compute_user_data_0;
225 	uint32_t compute_user_data_1;
226 	uint32_t compute_user_data_2;
227 	uint32_t compute_user_data_3;
228 	uint32_t compute_user_data_4;
229 	uint32_t compute_user_data_5;
230 	uint32_t compute_user_data_6;
231 	uint32_t compute_user_data_7;
232 	uint32_t compute_user_data_8;
233 	uint32_t compute_user_data_9;
234 	uint32_t compute_user_data_10;
235 	uint32_t compute_user_data_11;
236 	uint32_t compute_user_data_12;
237 	uint32_t compute_user_data_13;
238 	uint32_t compute_user_data_14;
239 	uint32_t compute_user_data_15;
240 	uint32_t cp_compute_csinvoc_count_lo;
241 	uint32_t cp_compute_csinvoc_count_hi;
242 	uint32_t reserved35;
243 	uint32_t reserved36;
244 	uint32_t reserved37;
245 	uint32_t cp_mqd_query_time_lo;
246 	uint32_t cp_mqd_query_time_hi;
247 	uint32_t cp_mqd_connect_start_time_lo;
248 	uint32_t cp_mqd_connect_start_time_hi;
249 	uint32_t cp_mqd_connect_end_time_lo;
250 	uint32_t cp_mqd_connect_end_time_hi;
251 	uint32_t cp_mqd_connect_end_wf_count;
252 	uint32_t cp_mqd_connect_end_pq_rptr;
253 	uint32_t cp_mqd_connect_endvi_sdma_mqd_pq_wptr;
254 	uint32_t cp_mqd_connect_end_ib_rptr;
255 	uint32_t reserved38;
256 	uint32_t reserved39;
257 	uint32_t cp_mqd_save_start_time_lo;
258 	uint32_t cp_mqd_save_start_time_hi;
259 	uint32_t cp_mqd_save_end_time_lo;
260 	uint32_t cp_mqd_save_end_time_hi;
261 	uint32_t cp_mqd_restore_start_time_lo;
262 	uint32_t cp_mqd_restore_start_time_hi;
263 	uint32_t cp_mqd_restore_end_time_lo;
264 	uint32_t cp_mqd_restore_end_time_hi;
265 	uint32_t disable_queue;
266 	uint32_t reserved41;
267 	uint32_t gds_cs_ctxsw_cnt0;
268 	uint32_t gds_cs_ctxsw_cnt1;
269 	uint32_t gds_cs_ctxsw_cnt2;
270 	uint32_t gds_cs_ctxsw_cnt3;
271 	uint32_t reserved42;
272 	uint32_t reserved43;
273 	uint32_t cp_pq_exe_status_lo;
274 	uint32_t cp_pq_exe_status_hi;
275 	uint32_t cp_packet_id_lo;
276 	uint32_t cp_packet_id_hi;
277 	uint32_t cp_packet_exe_status_lo;
278 	uint32_t cp_packet_exe_status_hi;
279 	uint32_t gds_save_base_addr_lo;
280 	uint32_t gds_save_base_addr_hi;
281 	uint32_t gds_save_mask_lo;
282 	uint32_t gds_save_mask_hi;
283 	uint32_t ctx_save_base_addr_lo;
284 	uint32_t ctx_save_base_addr_hi;
285 	uint32_t dynamic_cu_mask_addr_lo;
286 	uint32_t dynamic_cu_mask_addr_hi;
287 	uint32_t cp_mqd_base_addr_lo;
288 	uint32_t cp_mqd_base_addr_hi;
289 	uint32_t cp_hqd_active;
290 	uint32_t cp_hqd_vmid;
291 	uint32_t cp_hqd_persistent_state;
292 	uint32_t cp_hqd_pipe_priority;
293 	uint32_t cp_hqd_queue_priority;
294 	uint32_t cp_hqd_quantum;
295 	uint32_t cp_hqd_pq_base_lo;
296 	uint32_t cp_hqd_pq_base_hi;
297 	uint32_t cp_hqd_pq_rptr;
298 	uint32_t cp_hqd_pq_rptr_report_addr_lo;
299 	uint32_t cp_hqd_pq_rptr_report_addr_hi;
300 	uint32_t cp_hqd_pq_wptr_poll_addr_lo;
301 	uint32_t cp_hqd_pq_wptr_poll_addr_hi;
302 	uint32_t cp_hqd_pq_doorbell_control;
303 	uint32_t cp_hqd_pq_wptr;
304 	uint32_t cp_hqd_pq_control;
305 	uint32_t cp_hqd_ib_base_addr_lo;
306 	uint32_t cp_hqd_ib_base_addr_hi;
307 	uint32_t cp_hqd_ib_rptr;
308 	uint32_t cp_hqd_ib_control;
309 	uint32_t cp_hqd_iq_timer;
310 	uint32_t cp_hqd_iq_rptr;
311 	uint32_t cp_hqd_dequeue_request;
312 	uint32_t cp_hqd_dma_offload;
313 	uint32_t cp_hqd_sema_cmd;
314 	uint32_t cp_hqd_msg_type;
315 	uint32_t cp_hqd_atomic0_preop_lo;
316 	uint32_t cp_hqd_atomic0_preop_hi;
317 	uint32_t cp_hqd_atomic1_preop_lo;
318 	uint32_t cp_hqd_atomic1_preop_hi;
319 	uint32_t cp_hqd_hq_status0;
320 	uint32_t cp_hqd_hq_control0;
321 	uint32_t cp_mqd_control;
322 	uint32_t cp_hqd_hq_status1;
323 	uint32_t cp_hqd_hq_control1;
324 	uint32_t cp_hqd_eop_base_addr_lo;
325 	uint32_t cp_hqd_eop_base_addr_hi;
326 	uint32_t cp_hqd_eop_control;
327 	uint32_t cp_hqd_eop_rptr;
328 	uint32_t cp_hqd_eop_wptr;
329 	uint32_t cp_hqd_eop_done_events;
330 	uint32_t cp_hqd_ctx_save_base_addr_lo;
331 	uint32_t cp_hqd_ctx_save_base_addr_hi;
332 	uint32_t cp_hqd_ctx_save_control;
333 	uint32_t cp_hqd_cntl_stack_offset;
334 	uint32_t cp_hqd_cntl_stack_size;
335 	uint32_t cp_hqd_wg_state_offset;
336 	uint32_t cp_hqd_ctx_save_size;
337 	uint32_t cp_hqd_gds_resource_state;
338 	uint32_t cp_hqd_error;
339 	uint32_t cp_hqd_eop_wptr_mem;
340 	uint32_t cp_hqd_eop_dones;
341 	uint32_t reserved46;
342 	uint32_t reserved47;
343 	uint32_t reserved48;
344 	uint32_t reserved49;
345 	uint32_t reserved50;
346 	uint32_t reserved51;
347 	uint32_t reserved52;
348 	uint32_t reserved53;
349 	uint32_t reserved54;
350 	uint32_t reserved55;
351 	uint32_t iqtimer_pkt_header;
352 	uint32_t iqtimer_pkt_dw0;
353 	uint32_t iqtimer_pkt_dw1;
354 	uint32_t iqtimer_pkt_dw2;
355 	uint32_t iqtimer_pkt_dw3;
356 	uint32_t iqtimer_pkt_dw4;
357 	uint32_t iqtimer_pkt_dw5;
358 	uint32_t iqtimer_pkt_dw6;
359 	uint32_t iqtimer_pkt_dw7;
360 	uint32_t iqtimer_pkt_dw8;
361 	uint32_t iqtimer_pkt_dw9;
362 	uint32_t iqtimer_pkt_dw10;
363 	uint32_t iqtimer_pkt_dw11;
364 	uint32_t iqtimer_pkt_dw12;
365 	uint32_t iqtimer_pkt_dw13;
366 	uint32_t iqtimer_pkt_dw14;
367 	uint32_t iqtimer_pkt_dw15;
368 	uint32_t iqtimer_pkt_dw16;
369 	uint32_t iqtimer_pkt_dw17;
370 	uint32_t iqtimer_pkt_dw18;
371 	uint32_t iqtimer_pkt_dw19;
372 	uint32_t iqtimer_pkt_dw20;
373 	uint32_t iqtimer_pkt_dw21;
374 	uint32_t iqtimer_pkt_dw22;
375 	uint32_t iqtimer_pkt_dw23;
376 	uint32_t iqtimer_pkt_dw24;
377 	uint32_t iqtimer_pkt_dw25;
378 	uint32_t iqtimer_pkt_dw26;
379 	uint32_t iqtimer_pkt_dw27;
380 	uint32_t iqtimer_pkt_dw28;
381 	uint32_t iqtimer_pkt_dw29;
382 	uint32_t iqtimer_pkt_dw30;
383 	uint32_t iqtimer_pkt_dw31;
384 	uint32_t reserved56;
385 	uint32_t reserved57;
386 	uint32_t reserved58;
387 	uint32_t set_resources_header;
388 	uint32_t set_resources_dw1;
389 	uint32_t set_resources_dw2;
390 	uint32_t set_resources_dw3;
391 	uint32_t set_resources_dw4;
392 	uint32_t set_resources_dw5;
393 	uint32_t set_resources_dw6;
394 	uint32_t set_resources_dw7;
395 	uint32_t reserved59;
396 	uint32_t reserved60;
397 	uint32_t reserved61;
398 	uint32_t reserved62;
399 	uint32_t reserved63;
400 	uint32_t reserved64;
401 	uint32_t reserved65;
402 	uint32_t reserved66;
403 	uint32_t reserved67;
404 	uint32_t reserved68;
405 	uint32_t reserved69;
406 	uint32_t reserved70;
407 	uint32_t reserved71;
408 	uint32_t reserved72;
409 	uint32_t reserved73;
410 	uint32_t reserved74;
411 	uint32_t reserved75;
412 	uint32_t reserved76;
413 	uint32_t reserved77;
414 	uint32_t reserved78;
415 	uint32_t reserved_t[256];
416 };
417 
418 struct vi_mqd_allocation {
419 	struct vi_mqd mqd;
420 	uint32_t wptr_poll_mem;
421 	uint32_t rptr_report_mem;
422 	uint32_t dynamic_cu_mask;
423 	uint32_t dynamic_rb_mask;
424 };
425 
426 struct cz_mqd {
427 	uint32_t header;
428 	uint32_t compute_dispatch_initiator;
429 	uint32_t compute_dim_x;
430 	uint32_t compute_dim_y;
431 	uint32_t compute_dim_z;
432 	uint32_t compute_start_x;
433 	uint32_t compute_start_y;
434 	uint32_t compute_start_z;
435 	uint32_t compute_num_thread_x;
436 	uint32_t compute_num_thread_y;
437 	uint32_t compute_num_thread_z;
438 	uint32_t compute_pipelinestat_enable;
439 	uint32_t compute_perfcount_enable;
440 	uint32_t compute_pgm_lo;
441 	uint32_t compute_pgm_hi;
442 	uint32_t compute_tba_lo;
443 	uint32_t compute_tba_hi;
444 	uint32_t compute_tma_lo;
445 	uint32_t compute_tma_hi;
446 	uint32_t compute_pgm_rsrc1;
447 	uint32_t compute_pgm_rsrc2;
448 	uint32_t compute_vmid;
449 	uint32_t compute_resource_limits;
450 	uint32_t compute_static_thread_mgmt_se0;
451 	uint32_t compute_static_thread_mgmt_se1;
452 	uint32_t compute_tmpring_size;
453 	uint32_t compute_static_thread_mgmt_se2;
454 	uint32_t compute_static_thread_mgmt_se3;
455 	uint32_t compute_restart_x;
456 	uint32_t compute_restart_y;
457 	uint32_t compute_restart_z;
458 	uint32_t compute_thread_trace_enable;
459 	uint32_t compute_misc_reserved;
460 	uint32_t compute_dispatch_id;
461 	uint32_t compute_threadgroup_id;
462 	uint32_t compute_relaunch;
463 	uint32_t compute_wave_restore_addr_lo;
464 	uint32_t compute_wave_restore_addr_hi;
465 	uint32_t compute_wave_restore_control;
466 	uint32_t reserved_39;
467 	uint32_t reserved_40;
468 	uint32_t reserved_41;
469 	uint32_t reserved_42;
470 	uint32_t reserved_43;
471 	uint32_t reserved_44;
472 	uint32_t reserved_45;
473 	uint32_t reserved_46;
474 	uint32_t reserved_47;
475 	uint32_t reserved_48;
476 	uint32_t reserved_49;
477 	uint32_t reserved_50;
478 	uint32_t reserved_51;
479 	uint32_t reserved_52;
480 	uint32_t reserved_53;
481 	uint32_t reserved_54;
482 	uint32_t reserved_55;
483 	uint32_t reserved_56;
484 	uint32_t reserved_57;
485 	uint32_t reserved_58;
486 	uint32_t reserved_59;
487 	uint32_t reserved_60;
488 	uint32_t reserved_61;
489 	uint32_t reserved_62;
490 	uint32_t reserved_63;
491 	uint32_t reserved_64;
492 	uint32_t compute_user_data_0;
493 	uint32_t compute_user_data_1;
494 	uint32_t compute_user_data_2;
495 	uint32_t compute_user_data_3;
496 	uint32_t compute_user_data_4;
497 	uint32_t compute_user_data_5;
498 	uint32_t compute_user_data_6;
499 	uint32_t compute_user_data_7;
500 	uint32_t compute_user_data_8;
501 	uint32_t compute_user_data_9;
502 	uint32_t compute_user_data_10;
503 	uint32_t compute_user_data_11;
504 	uint32_t compute_user_data_12;
505 	uint32_t compute_user_data_13;
506 	uint32_t compute_user_data_14;
507 	uint32_t compute_user_data_15;
508 	uint32_t cp_compute_csinvoc_count_lo;
509 	uint32_t cp_compute_csinvoc_count_hi;
510 	uint32_t reserved_83;
511 	uint32_t reserved_84;
512 	uint32_t reserved_85;
513 	uint32_t cp_mqd_query_time_lo;
514 	uint32_t cp_mqd_query_time_hi;
515 	uint32_t cp_mqd_connect_start_time_lo;
516 	uint32_t cp_mqd_connect_start_time_hi;
517 	uint32_t cp_mqd_connect_end_time_lo;
518 	uint32_t cp_mqd_connect_end_time_hi;
519 	uint32_t cp_mqd_connect_end_wf_count;
520 	uint32_t cp_mqd_connect_end_pq_rptr;
521 	uint32_t cp_mqd_connect_end_pq_wptr;
522 	uint32_t cp_mqd_connect_end_ib_rptr;
523 	uint32_t reserved_96;
524 	uint32_t reserved_97;
525 	uint32_t cp_mqd_save_start_time_lo;
526 	uint32_t cp_mqd_save_start_time_hi;
527 	uint32_t cp_mqd_save_end_time_lo;
528 	uint32_t cp_mqd_save_end_time_hi;
529 	uint32_t cp_mqd_restore_start_time_lo;
530 	uint32_t cp_mqd_restore_start_time_hi;
531 	uint32_t cp_mqd_restore_end_time_lo;
532 	uint32_t cp_mqd_restore_end_time_hi;
533 	uint32_t reserved_106;
534 	uint32_t reserved_107;
535 	uint32_t gds_cs_ctxsw_cnt0;
536 	uint32_t gds_cs_ctxsw_cnt1;
537 	uint32_t gds_cs_ctxsw_cnt2;
538 	uint32_t gds_cs_ctxsw_cnt3;
539 	uint32_t reserved_112;
540 	uint32_t reserved_113;
541 	uint32_t cp_pq_exe_status_lo;
542 	uint32_t cp_pq_exe_status_hi;
543 	uint32_t cp_packet_id_lo;
544 	uint32_t cp_packet_id_hi;
545 	uint32_t cp_packet_exe_status_lo;
546 	uint32_t cp_packet_exe_status_hi;
547 	uint32_t gds_save_base_addr_lo;
548 	uint32_t gds_save_base_addr_hi;
549 	uint32_t gds_save_mask_lo;
550 	uint32_t gds_save_mask_hi;
551 	uint32_t ctx_save_base_addr_lo;
552 	uint32_t ctx_save_base_addr_hi;
553 	uint32_t reserved_126;
554 	uint32_t reserved_127;
555 	uint32_t cp_mqd_base_addr_lo;
556 	uint32_t cp_mqd_base_addr_hi;
557 	uint32_t cp_hqd_active;
558 	uint32_t cp_hqd_vmid;
559 	uint32_t cp_hqd_persistent_state;
560 	uint32_t cp_hqd_pipe_priority;
561 	uint32_t cp_hqd_queue_priority;
562 	uint32_t cp_hqd_quantum;
563 	uint32_t cp_hqd_pq_base_lo;
564 	uint32_t cp_hqd_pq_base_hi;
565 	uint32_t cp_hqd_pq_rptr;
566 	uint32_t cp_hqd_pq_rptr_report_addr_lo;
567 	uint32_t cp_hqd_pq_rptr_report_addr_hi;
568 	uint32_t cp_hqd_pq_wptr_poll_addr_lo;
569 	uint32_t cp_hqd_pq_wptr_poll_addr_hi;
570 	uint32_t cp_hqd_pq_doorbell_control;
571 	uint32_t cp_hqd_pq_wptr;
572 	uint32_t cp_hqd_pq_control;
573 	uint32_t cp_hqd_ib_base_addr_lo;
574 	uint32_t cp_hqd_ib_base_addr_hi;
575 	uint32_t cp_hqd_ib_rptr;
576 	uint32_t cp_hqd_ib_control;
577 	uint32_t cp_hqd_iq_timer;
578 	uint32_t cp_hqd_iq_rptr;
579 	uint32_t cp_hqd_dequeue_request;
580 	uint32_t cp_hqd_dma_offload;
581 	uint32_t cp_hqd_sema_cmd;
582 	uint32_t cp_hqd_msg_type;
583 	uint32_t cp_hqd_atomic0_preop_lo;
584 	uint32_t cp_hqd_atomic0_preop_hi;
585 	uint32_t cp_hqd_atomic1_preop_lo;
586 	uint32_t cp_hqd_atomic1_preop_hi;
587 	uint32_t cp_hqd_hq_status0;
588 	uint32_t cp_hqd_hq_control0;
589 	uint32_t cp_mqd_control;
590 	uint32_t cp_hqd_hq_status1;
591 	uint32_t cp_hqd_hq_control1;
592 	uint32_t cp_hqd_eop_base_addr_lo;
593 	uint32_t cp_hqd_eop_base_addr_hi;
594 	uint32_t cp_hqd_eop_control;
595 	uint32_t cp_hqd_eop_rptr;
596 	uint32_t cp_hqd_eop_wptr;
597 	uint32_t cp_hqd_eop_done_events;
598 	uint32_t cp_hqd_ctx_save_base_addr_lo;
599 	uint32_t cp_hqd_ctx_save_base_addr_hi;
600 	uint32_t cp_hqd_ctx_save_control;
601 	uint32_t cp_hqd_cntl_stack_offset;
602 	uint32_t cp_hqd_cntl_stack_size;
603 	uint32_t cp_hqd_wg_state_offset;
604 	uint32_t cp_hqd_ctx_save_size;
605 	uint32_t cp_hqd_gds_resource_state;
606 	uint32_t cp_hqd_error;
607 	uint32_t cp_hqd_eop_wptr_mem;
608 	uint32_t cp_hqd_eop_dones;
609 	uint32_t reserved_182;
610 	uint32_t reserved_183;
611 	uint32_t reserved_184;
612 	uint32_t reserved_185;
613 	uint32_t reserved_186;
614 	uint32_t reserved_187;
615 	uint32_t reserved_188;
616 	uint32_t reserved_189;
617 	uint32_t reserved_190;
618 	uint32_t reserved_191;
619 	uint32_t iqtimer_pkt_header;
620 	uint32_t iqtimer_pkt_dw0;
621 	uint32_t iqtimer_pkt_dw1;
622 	uint32_t iqtimer_pkt_dw2;
623 	uint32_t iqtimer_pkt_dw3;
624 	uint32_t iqtimer_pkt_dw4;
625 	uint32_t iqtimer_pkt_dw5;
626 	uint32_t iqtimer_pkt_dw6;
627 	uint32_t iqtimer_pkt_dw7;
628 	uint32_t iqtimer_pkt_dw8;
629 	uint32_t iqtimer_pkt_dw9;
630 	uint32_t iqtimer_pkt_dw10;
631 	uint32_t iqtimer_pkt_dw11;
632 	uint32_t iqtimer_pkt_dw12;
633 	uint32_t iqtimer_pkt_dw13;
634 	uint32_t iqtimer_pkt_dw14;
635 	uint32_t iqtimer_pkt_dw15;
636 	uint32_t iqtimer_pkt_dw16;
637 	uint32_t iqtimer_pkt_dw17;
638 	uint32_t iqtimer_pkt_dw18;
639 	uint32_t iqtimer_pkt_dw19;
640 	uint32_t iqtimer_pkt_dw20;
641 	uint32_t iqtimer_pkt_dw21;
642 	uint32_t iqtimer_pkt_dw22;
643 	uint32_t iqtimer_pkt_dw23;
644 	uint32_t iqtimer_pkt_dw24;
645 	uint32_t iqtimer_pkt_dw25;
646 	uint32_t iqtimer_pkt_dw26;
647 	uint32_t iqtimer_pkt_dw27;
648 	uint32_t iqtimer_pkt_dw28;
649 	uint32_t iqtimer_pkt_dw29;
650 	uint32_t iqtimer_pkt_dw30;
651 	uint32_t iqtimer_pkt_dw31;
652 	uint32_t reserved_225;
653 	uint32_t reserved_226;
654 	uint32_t reserved_227;
655 	uint32_t set_resources_header;
656 	uint32_t set_resources_dw1;
657 	uint32_t set_resources_dw2;
658 	uint32_t set_resources_dw3;
659 	uint32_t set_resources_dw4;
660 	uint32_t set_resources_dw5;
661 	uint32_t set_resources_dw6;
662 	uint32_t set_resources_dw7;
663 	uint32_t reserved_236;
664 	uint32_t reserved_237;
665 	uint32_t reserved_238;
666 	uint32_t reserved_239;
667 	uint32_t queue_doorbell_id0;
668 	uint32_t queue_doorbell_id1;
669 	uint32_t queue_doorbell_id2;
670 	uint32_t queue_doorbell_id3;
671 	uint32_t queue_doorbell_id4;
672 	uint32_t queue_doorbell_id5;
673 	uint32_t queue_doorbell_id6;
674 	uint32_t queue_doorbell_id7;
675 	uint32_t queue_doorbell_id8;
676 	uint32_t queue_doorbell_id9;
677 	uint32_t queue_doorbell_id10;
678 	uint32_t queue_doorbell_id11;
679 	uint32_t queue_doorbell_id12;
680 	uint32_t queue_doorbell_id13;
681 	uint32_t queue_doorbell_id14;
682 	uint32_t queue_doorbell_id15;
683 };
684 
685 struct vi_ce_ib_state {
686 	uint32_t    ce_ib_completion_status;
687 	uint32_t    ce_constegnine_count;
688 	uint32_t    ce_ibOffset_ib1;
689 	uint32_t    ce_ibOffset_ib2;
690 }; /* Total of 4 DWORD */
691 
692 struct vi_de_ib_state {
693 	uint32_t    ib_completion_status;
694 	uint32_t    de_constEngine_count;
695 	uint32_t    ib_offset_ib1;
696 	uint32_t    ib_offset_ib2;
697 	uint32_t    preamble_begin_ib1;
698 	uint32_t    preamble_begin_ib2;
699 	uint32_t    preamble_end_ib1;
700 	uint32_t    preamble_end_ib2;
701 	uint32_t    draw_indirect_baseLo;
702 	uint32_t    draw_indirect_baseHi;
703 	uint32_t    disp_indirect_baseLo;
704 	uint32_t    disp_indirect_baseHi;
705 	uint32_t    gds_backup_addrlo;
706 	uint32_t    gds_backup_addrhi;
707 	uint32_t    index_base_addrlo;
708 	uint32_t    index_base_addrhi;
709 	uint32_t    sample_cntl;
710 }; /* Total of 17 DWORD */
711 
712 struct vi_ce_ib_state_chained_ib {
713 	/* section of non chained ib part */
714 	uint32_t    ce_ib_completion_status;
715 	uint32_t    ce_constegnine_count;
716 	uint32_t    ce_ibOffset_ib1;
717 	uint32_t    ce_ibOffset_ib2;
718 
719 	/* section of chained ib */
720 	uint32_t    ce_chainib_addrlo_ib1;
721 	uint32_t    ce_chainib_addrlo_ib2;
722 	uint32_t    ce_chainib_addrhi_ib1;
723 	uint32_t    ce_chainib_addrhi_ib2;
724 	uint32_t    ce_chainib_size_ib1;
725 	uint32_t    ce_chainib_size_ib2;
726 }; /* total 10 DWORD */
727 
728 struct vi_de_ib_state_chained_ib {
729 	/* section of non chained ib part */
730 	uint32_t    ib_completion_status;
731 	uint32_t    de_constEngine_count;
732 	uint32_t    ib_offset_ib1;
733 	uint32_t    ib_offset_ib2;
734 
735 	/* section of chained ib */
736 	uint32_t    chain_ib_addrlo_ib1;
737 	uint32_t    chain_ib_addrlo_ib2;
738 	uint32_t    chain_ib_addrhi_ib1;
739 	uint32_t    chain_ib_addrhi_ib2;
740 	uint32_t    chain_ib_size_ib1;
741 	uint32_t    chain_ib_size_ib2;
742 
743 	/* section of non chained ib part */
744 	uint32_t    preamble_begin_ib1;
745 	uint32_t    preamble_begin_ib2;
746 	uint32_t    preamble_end_ib1;
747 	uint32_t    preamble_end_ib2;
748 
749 	/* section of chained ib */
750 	uint32_t    chain_ib_pream_addrlo_ib1;
751 	uint32_t    chain_ib_pream_addrlo_ib2;
752 	uint32_t    chain_ib_pream_addrhi_ib1;
753 	uint32_t    chain_ib_pream_addrhi_ib2;
754 
755 	/* section of non chained ib part */
756 	uint32_t    draw_indirect_baseLo;
757 	uint32_t    draw_indirect_baseHi;
758 	uint32_t    disp_indirect_baseLo;
759 	uint32_t    disp_indirect_baseHi;
760 	uint32_t    gds_backup_addrlo;
761 	uint32_t    gds_backup_addrhi;
762 	uint32_t    index_base_addrlo;
763 	uint32_t    index_base_addrhi;
764 	uint32_t    sample_cntl;
765 }; /* Total of 27 DWORD */
766 
767 struct vi_gfx_meta_data {
768 	/* 4 DWORD, address must be 4KB aligned */
769 	struct vi_ce_ib_state        ce_payload;
770 	uint32_t                     reserved1[60];
771 	/* 17 DWORD, address must be 64B aligned */
772 	struct vi_de_ib_state        de_payload;
773 	/* PFP IB base address which get pre-empted */
774 	uint32_t                     DeIbBaseAddrLo;
775 	uint32_t                     DeIbBaseAddrHi;
776 	uint32_t                     reserved2[941];
777 }; /* Total of 4K Bytes */
778 
779 struct vi_gfx_meta_data_chained_ib {
780 	/* 10 DWORD, address must be 4KB aligned */
781 	struct vi_ce_ib_state_chained_ib       ce_payload;
782 	uint32_t                               reserved1[54];
783 	/* 27 DWORD, address must be 64B aligned */
784 	struct vi_de_ib_state_chained_ib       de_payload;
785 	/* PFP IB base address which get pre-empted */
786 	uint32_t                               DeIbBaseAddrLo;
787 	uint32_t                               DeIbBaseAddrHi;
788 	uint32_t                               reserved2[931];
789 }; /* Total of 4K Bytes */
790 
791 #endif /* VI_STRUCTS_H_ */
792